Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology

被引:4
|
作者
Kumar, Appikatla Phani [1 ]
Lorenzo, Rohit [1 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 52237, AP, India
来源
ENGINEERING RESEARCH EXPRESS | 2023年 / 5卷 / 03期
关键词
SRAM; near threshold; low power; FinFET; static noise margin; stability; LOW LEAKAGE; CIRCUIT;
D O I
10.1088/2631-8695/acefac
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Many scientists are working to develop a static random-access memory (SRAM) cell that used little power and has good stability and speed. This work introduces a fin field effect transistor developed SRAM cell with 10 transistors (10T FinFET SRAM). A cross connected standard inverter and schmitt-trigger inverter is used in the proposed 10T FinFET SRAM cell. We introduce the schmitt trigger based SRAM cell with single-ended read decoupled and feedback-cutting approaches to enhance the static noise margin (SNM) and access time of the SRAM cell. The proposed cell's power utilization is decreased with the help of stacked N-FinFETs. For determining the relative performance of the proposed 10T FinFET SRAM cell design in terms of fundamental design metrics, it has also been compared with some of the current SRAM cells, including 6T, SBL9T SRAM, 10T SRAM, and DS10T SRAM. The simulation results at 0.6V demonstrate that the suggested design achieves low power utilization when Reading, writing and hold modes of operation in comparison to the aforementioned bit cells. It maintains a high SNM during all operations. The suggested cell is the one with fastest read access. The simulation is carried out with cadence tool using FinFET 18 nm technology.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Stability Analysis of a Novel Proposed Low Power 10T SRAM cell for Write Operation
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 112 - 117
  • [42] Low Power 10T SRAM Cell with Improved Stability Solving Soft Error Issue
    Lorenzo, Rohit
    Paily, Roy
    PROCEEDINGS OF THE 2019 IEEE REGION 10 CONFERENCE (TENCON 2019): TECHNOLOGY, KNOWLEDGE, AND SOCIETY, 2019, : 2554 - 2558
  • [43] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    T. Santosh Kumar
    Suman Lata Tripathi
    Wireless Personal Communications, 2023, 130 : 103 - 112
  • [44] Statistical Variability and Reliability and the Impact on Corresponding 6T-SRAM Cell Design for a 14-nm Node SOI FinFET Technology
    Wang, Xingsheng
    Cheng, Binjie
    Brown, Andrew R.
    Millar, Campbell
    Kuang, Jente B.
    Nassif, Sani
    Asenov, Asen
    IEEE DESIGN & TEST, 2013, 30 (06) : 18 - 28
  • [45] A single-ended low leakage and low voltage 10T SRAM cell with high yield
    Nima Eslami
    Behzad Ebrahimi
    Erfan Shakouri
    Deniz Najafi
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 263 - 274
  • [46] Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications
    Elangovan, M.
    Sharma, Kulbhushan
    Sachdeva, Ashish
    Gupta, Lipika
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 43 (3) : 1627 - 1660
  • [47] Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications
    M. Elangovan
    Kulbhushan Sharma
    Ashish Sachdeva
    Lipika Gupta
    Circuits, Systems, and Signal Processing, 2024, 43 : 1627 - 1660
  • [48] A Novel Design of Low Power & High Speed FinFET Based Binary and Ternary SRAM and 4*4 SRAM Array
    Shylashree, N.
    Amulya, M. S.
    Disha, Gulur R.
    Praveena, N.
    Verma, Vijay Kumar
    Muthumanickam, S.
    Kannagi, V.
    Sivachandar, K.
    Nath, Vijay
    IETE JOURNAL OF RESEARCH, 2023,
  • [49] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    Kumar, T. Santosh
    Tripathi, Suman Lata
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 130 (01) : 103 - 112
  • [50] A single-ended low leakage and low voltage 10T SRAM cell with high yield
    Eslami, Nima
    Ebrahimi, Behzad
    Shakouri, Erfan
    Najafi, Deniz
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (02) : 263 - 274