Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology

被引:4
|
作者
Kumar, Appikatla Phani [1 ]
Lorenzo, Rohit [1 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 52237, AP, India
来源
ENGINEERING RESEARCH EXPRESS | 2023年 / 5卷 / 03期
关键词
SRAM; near threshold; low power; FinFET; static noise margin; stability; LOW LEAKAGE; CIRCUIT;
D O I
10.1088/2631-8695/acefac
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Many scientists are working to develop a static random-access memory (SRAM) cell that used little power and has good stability and speed. This work introduces a fin field effect transistor developed SRAM cell with 10 transistors (10T FinFET SRAM). A cross connected standard inverter and schmitt-trigger inverter is used in the proposed 10T FinFET SRAM cell. We introduce the schmitt trigger based SRAM cell with single-ended read decoupled and feedback-cutting approaches to enhance the static noise margin (SNM) and access time of the SRAM cell. The proposed cell's power utilization is decreased with the help of stacked N-FinFETs. For determining the relative performance of the proposed 10T FinFET SRAM cell design in terms of fundamental design metrics, it has also been compared with some of the current SRAM cells, including 6T, SBL9T SRAM, 10T SRAM, and DS10T SRAM. The simulation results at 0.6V demonstrate that the suggested design achieves low power utilization when Reading, writing and hold modes of operation in comparison to the aforementioned bit cells. It maintains a high SNM during all operations. The suggested cell is the one with fastest read access. The simulation is carried out with cadence tool using FinFET 18 nm technology.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Design of an AAM 6T-SRAM Cell Variation in the Supply Voltage for Low Power Dissipation and High Speed Applications using 20nm Finfet Technology
    Satheesh, Bharatha
    Benakop, Prabhu
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT-2020), 2020, : 1080 - 1086
  • [32] A FinFET-based low-power, stable 8T SRAM cell with high yield
    Mani, Elangovan
    Nimmagadda, Padmaja
    Basha, Shaik Javid
    El-Meligy, Mohammed A.
    Mahmoud, Haitham A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 175
  • [33] Design and Modelling of 6T FinFET SRAM in 18nm
    Vijayalakshmi, V.
    Naik, B. Mohan Kumar
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 208 - 211
  • [34] Comprehensive Analysis of 7T SRAM Cell Architectures with 18nm FinFET for Low Power Bio-Medical Applications
    T. Santosh Kumar
    Suman Lata Tripathi
    Silicon, 2022, 14 : 5213 - 5224
  • [35] A near-threshold 10T differential SRAM cell with high read and write margins for tri-gated FinFET technology
    Limachia, Mitesh
    Thakker, Rajesh
    Kothari, Nikhil
    INTEGRATION-THE VLSI JOURNAL, 2018, 61 : 125 - 137
  • [36] Comprehensive Analysis of 7T SRAM Cell Architectures with 18nm FinFET for Low Power Bio-Medical Applications
    Kumar, T. Santosh
    Tripathi, Suman Lata
    SILICON, 2022, 14 (10) : 5213 - 5224
  • [37] A novel high-performance TG-based SRAM cell with 5 nm FinFET technology
    Pal, Sandipan
    Upadhyaya, Bijoy Kumar
    Majumder, Tanmoy
    Das, Narottam
    Bhattacharjee, Abhishek
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (02):
  • [38] Design of FinFET based low power, high speed hybrid decoder for SRAM
    Leavline, Epiphany Jebamalar
    Sujitha, Somasekaran
    MICROELECTRONICS JOURNAL, 2022, 126
  • [39] A Design of Highly Stable and Low-Power SRAM Cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    Yalla, Navyavani
    ADVANCES IN COMPUTER COMMUNICATION AND COMPUTATIONAL SCIENCES, VOL 1, 2019, 759 : 281 - 289
  • [40] Design and analysis of INDEP FinFET SRAM cell at 7-nm technology
    Mushtaq, Umayia
    Sharma, Vijay Kumar
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2020, 33 (05)