ProtFe: Low-Cost Secure Power Side-Channel Protection for General and Custom FeFET-Based Memories

被引:0
作者
Li, Taixin [1 ]
Sun, Boran [1 ]
Zhong, Hongtao [1 ]
Xu, Yixin [2 ]
Narayanan, Vijaykrishnan [2 ]
Shi, Liang [3 ]
Wang, Tianyi [4 ]
Yu, Yao [4 ]
Kaempfe, Thomas [5 ]
Ni, Kai [6 ]
Yang, Huazhong [1 ]
Li, Xueqing [1 ]
机构
[1] Tsinghua Univ, 30 Shuangqing Rd, Beijing, Peoples R China
[2] Penn State Univ, University Pk, PA 16802 USA
[3] East China Normal Univ, 3663 Zhongshan Rd, Shanghai, Peoples R China
[4] Daimler Greater China Ltd, Daimler Tower 8,Wangjing St, Beijing, Peoples R China
[5] Fraunhofer IPMS, Ctr Nanoelect Technol, Dresden, Germany
[6] Rochester Inst Technol, 1 Lomb Mem Dr, Rochester, NY 14623 USA
关键词
Power analysis; nonvolatile memory; ferroelectric field effect transistors; hardware security; data privacy; NONVOLATILE MEMORY; DESIGN;
D O I
10.1145/3604589
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Ferroelectric Field Effect Transistors (FeFETs) have spurred increasing interest in both memories and computing applications, thanks to their CMOS compatibility, low-power operation, and high scalability. However, new security threats to the FeFET-based memories also arise. A major threat is the power analysis side-channel attack (P-SCA), which exploits the power traces of the memory access to obtain data information. There have been several effective efforts on resistive nonvolatile memories (NVMs), but they fail to meet the requirements for secure FeFET-based memories due to the different capacitive FeFETs load. Directly applying these existing countermeasures to the P-SCA protection for FeFETs induces huge challenges, especially for the balance between power side-channel resistance and corresponding overheads. To address this issue, we leverage the unique features of FeFETs and propose ProtFe, namely the protection methods for FeFET-basedmemories, including the pipelinedmulti-step write strategy (PiMWrite) and the split array design (SpA). PiMWrite is proposed for general FeFET-based memories, and inserts specially designed intermediate states to mitigate information leakage with pipelined steps to reduce overheads. SpA is proposed for custom FeFET-based memories, and simultaneously writes two split portions of the array with shared minimized peripherals to go beyond the balance between security and overheads. Simulation results show that PiMWrite expands the search space of a single power trace to 21x and involves nearly zero hardware penalties. SpA presents 33x search space improvement with negligible latency, 0.6% area, and only 7.1% energy overhead. ProtFe achieves improved balance between security and overheads, compared with the state-of-the-art works.
引用
收藏
页数:18
相关论文
共 41 条
[1]  
Arnaud F, 2018, INT EL DEVICES MEET
[2]   Physics-Based Circuit-Compatible SPICE Model for Ferroelectric Transistors [J].
Aziz, Ahmedullah ;
Ghosh, Swapnadip ;
Datta, Suman ;
Gupta, Sumeet Kumar .
IEEE ELECTRON DEVICE LETTERS, 2016, 37 (06) :805-808
[3]   Highly Scaled, High Endurance, Ω-Gate, Nanowire Ferroelectric FET Memory Transistors [J].
Bae, Jong-Ho ;
Kwon, Daewoong ;
Jeon, Namho ;
Cheema, Suraj ;
Tan, Ava Jiang ;
Hu, Chenming ;
Salahuddin, Sayeef .
IEEE ELECTRON DEVICE LETTERS, 2020, 41 (11) :1637-1640
[4]  
Bucci M, 2006, LECT NOTES COMPUT SC, V4249, P232
[5]  
Chand Umesh, 2022, 2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits), P326, DOI 10.1109/VLSITechnologyandCir46769.2022.9830250
[6]   A review of emerging non-volatile memory (NVM) technologies and applications [J].
Chen, An .
SOLID-STATE ELECTRONICS, 2016, 125 :25-38
[7]   A Comprehensive Model for Ferroelectric FET Capturing the Key Behaviors: Scalability, Variation, Stochasticity, and Accumulation [J].
Deng, Shan ;
Yin, Guodong ;
Chakraborty, Wriddhi ;
Dutta, Sourav ;
Datta, Suman ;
Li, Xueqing ;
Ni, Kai .
2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
[8]   Monolithic 3D Integration of High Endurance Multi-Bit Ferroelectric FET for Accelerating Compute-In-Memory [J].
Dutta, S. ;
Ye, H. ;
Chakraborty, W. ;
Luo, Y-C ;
San Jose, M. ;
Grisafe, B. ;
Khanna, A. ;
Lightcap, I ;
Shinde, S. ;
Yu, S. ;
Datta, S. .
2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
[9]   Supervised Learning in All FeFET-Based Spiking Neural Network: Opportunities and Challenges [J].
Dutta, Sourav ;
Schafer, Clemens ;
Gomez, Jorge ;
Ni, Kai ;
Joshi, Siddharth ;
Datta, Suman .
FRONTIERS IN NEUROSCIENCE, 2020, 14
[10]   Power Side Channel Attack Analysis and Detection [J].
Gattu, Navyata ;
Khan, Mohammad Nasim Imtiaz ;
De, Asmit ;
Ghosh, Swaroop .
2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,