Multi-objective Floorplanning optimization engaging dynamic programming for system on chip

被引:2
作者
Chowdary, S. Dayasagar [1 ]
Sudhakar, M. S. [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
关键词
Cadence dynamic programming; Floorplanning; Multi-objective optimization; Weighted ranksum; ANT SYSTEM; AWARE; POWER; DESIGN; ALGORITHMS; FLOW;
D O I
10.1016/j.mejo.2023.105942
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The quest for optimal VLSI Floorplanning (FP) addressing noteworthy challenges namely Area, Wirelength, and Temperature remains an ongoing field of research. Prevailing FP designs individually optimize these constraints that increase the model complexity with reduced efficiency. Given this motivation, this study provides an optimum FP aimed at minimizing the overall chip area by adhering to the standard design requirements. Accordingly, the divide-and-conquer model of Dynamic Programming (DP) adopted in this work simultaneously optimizes the chip area by devising separate analytical cost functions related to the physical design parameters that are then collated to yield the compact Floor plan. The formulated DP optimization coined as Weighted Aggregated DP-Based FP (WADPFP) adaptively tunes the cost function using rank-sum scaled weights and the discount factor thereby reducing congestion and hotspots. This objective is met using two novel recursive functions ensuring temperature and area scalability. Simulation and synthesis of the proposed FP on the Microelectronic Centre of North Carolina (MCNC) and Gigascale Systems Research Center (GSRC) Benchmark circuits demonstrated the viability of the automated FP design by registering 6.05%, 13%, and 4.35% reduction in area, wirelength, and temperature respectively in comparison with the traditional and recent peers. Additional analysis on the AMI49_X benchmark circuits emphasizes the scalable nature of the introduced WADPFP.
引用
收藏
页数:14
相关论文
共 64 条
[1]   A Simple and Reliable System to Detect and Correct Setup/Hold Time Violations in Digital Circuits [J].
Abdollahi, Roozbeh ;
Hadidi, Khayrollah ;
Khoei, Abdollah .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) :1682-1689
[2]   AutoDMP: Automated DREAMPlace-based Macro Placement [J].
Agnesina, Anthony ;
Rajvanshi, Puranjay ;
Yang, Tian ;
Pradipta, Geraldo ;
Jiao, Austin ;
Keller, Ben ;
Khailany, Brucek ;
Ren, Haoxing .
PROCEEDINGS OF THE 2023 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, ISPD 2023, 2023, :149-157
[3]   Generalizable Floorplanner through Corner Block List Representation and Hypergraph Embedding [J].
Amini, Mohammad ;
Zhang, Zhanguang ;
Penmetsa, Surya ;
Zhang, Yingxue ;
Hao, Jianye ;
Liu, Wulong .
PROCEEDINGS OF THE 28TH ACM SIGKDD CONFERENCE ON KNOWLEDGE DISCOVERY AND DATA MINING, KDD 2022, 2022, :2692-2702
[4]   Customized simulated annealing based decision algorithms for combinatorial optimization in VLSI floorplanning problem [J].
Anand, S. ;
Saravanasankar, S. ;
Subbaraj, P. .
COMPUTATIONAL OPTIMIZATION AND APPLICATIONS, 2012, 52 (03) :667-689
[5]  
Anirudhan P, 1993, EFFICIENT FLOORPLAN, P1766
[6]   An Overview of Evolutionary Algorithms for Parameter Optimization [J].
Baeck, Thomas ;
Schwefel, Hans-Paul .
EVOLUTIONARY COMPUTATION, 1993, 1 (01) :1-23
[7]  
Behjat Laleh, 2008, 2008 Canadian Conference on Electrical and Computer Engineering - CCECE, P000931, DOI 10.1109/CCECE.2008.4564673
[8]   DYNAMIC PROGRAMMING [J].
BELLMAN, R .
SCIENCE, 1966, 153 (3731) :34-&
[9]  
Bellman R. E., 2015, Applied dynamic programming
[10]   Analysis and Control of Power-Temperature Dynamics in Heterogeneous Multiprocessors [J].
Bhat, Ganapati ;
Gumussoy, Suat ;
Ogras, Umit Y. .
IEEE TRANSACTIONS ON CONTROL SYSTEMS TECHNOLOGY, 2021, 29 (01) :329-341