A 7L and 11L High Step-Up SCMLI Topology With Reduced Component Voltage Stress

被引:4
作者
Ali, Jagabar Sathik Mohamed [1 ,2 ]
Khan, Amjad Rehman [2 ]
Pandurangan, Gopinath Narayanan [1 ]
Ponnusamy, Prem [3 ]
Alamri, Faten S. [4 ]
Bahaj, Saeed Ali [5 ]
机构
[1] SRM Inst Sci & Technol SRMIST, Dept Elect & Elect Engn, Kattankulathur Campus, Chennai 603203, Tamil Nadu, India
[2] Prince Sultan Univ, CCIS, Artificial Intelligence & Data Analyt Lab AIDA, Riyadh 11586, Saudi Arabia
[3] St ThomasCollege Engn &Technol, Dept Elect Engn, Kolkata 700023, India
[4] Princess Nourah Bint Abdulrahman Univ, Coll Sci, Dept Math Sci, Riyadh 11671, Saudi Arabia
[5] Prince Sattam Bin Abdulaziz Univ, MIS Dept Coll Business Adm, Alkharj 11942, Saudi Arabia
关键词
Capacitors; Voltage; Topology; Switches; Stress; Multilevel inverters; Voltage control; Switched capacitor networks; Boosting; Switched capacitor; multilevel inverter; voltage boost; technological development; INVERTER TOPOLOGY; CONVERTER;
D O I
10.1109/ACCESS.2023.3333363
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This article proposes a new capacitor-based multilevel inverter topology (CBMLI) with fewer devices and reduced voltage stress on capacitors and switches. In addition, the proposed topology can be configured as either a 7-level (7L) or 11L circuit with a maximum voltage gain of 3 and 2.5 times, respectively. Comparisons are made between the proposed topology and existing recent CBMLI topologies, and various power loss analyses are presented. The capacitance values are determined by selecting the maximum discharging period, and the associated analysis is presented. Using the simulation software MATLAB/Simulink, the performance of the proposed circuit topology is validated, and the same is tested in the hardware setup. The various dynamic performance characteristics, such as loading changes, input variations, and modulation index, are validated, and the resulting data is discussed.
引用
收藏
页码:139785 / 139797
页数:13
相关论文
共 43 条
[1]  
Ahmad Shahbaz, 2023, 2023 IEEE 3rd International Conference on Sustainable Energy and Future Electric Transportation (SEFET), P1, DOI 10.1109/SeFeT57834.2023.10245079
[2]   A 13-, 11-, and 9-Level Boosted Operation of a Single-Source Asymmetrical Inverter With Hybrid PWM Scheme [J].
Ali, Mohammad ;
Tariq, Mohd ;
Sarwar, Adil ;
Alamri, Basem .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2022, 69 (12) :12817-12828
[3]   11-Level Operation With Voltage-Balance Control of WE-Type Inverter Using Conventional and DE-SHE Techniques [J].
Ali, Mohammad ;
Tariq, Mohd ;
Chakrabortty, Ripon K. ;
Ryan, Michael J. ;
Alamri, Basem ;
Bou-Rabee, Mohammed A. .
IEEE ACCESS, 2021, 9 :64317-64330
[4]   Reduction of Power Electronic Elements in Multilevel Converters Using a New Cascade Structure [J].
Alishah, Rasoul Shalchi ;
Nazarpour, Daryoosh ;
Hosseini, Seyed Hossein ;
Sabahi, Mehran .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2015, 62 (01) :256-269
[5]   A Single-Source Switched-Capacitor 13-Level High Gain Inverter With Lower Switch Stress [J].
Alnuman, Hammad ;
Hussan, Md. Reyaz ;
Islam, Shirazul ;
Sarwar, Adil ;
Ahmed, Emad M. ;
Armghan, Ammar .
IEEE ACCESS, 2023, 11 :38082-38093
[6]   Seventeen Level Switched Capacitor Inverters With the Capability of High Voltage Gain and Low Inrush Current [J].
Anand, Vishal ;
Singh, Varsha ;
Guo, Xiaoqiang ;
Sathik, Mohammad Ali Jagabar ;
Siwakoti, Yam Prasad ;
Mekhilef, Saad ;
Blaabjerg, Frede .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN INDUSTRIAL ELECTRONICS, 2023, 4 (04) :1138-1150
[7]   Dual Boost Five-Level Switched-Capacitor Inverter With Common Ground [J].
Anand, Vishal ;
Singh, Varsha ;
Ali, Jagabar Sathik Mohamed .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (02) :556-560
[8]   A 13-Level Switched-Capacitor Multilevel Inverter With Single DC Source [J].
Anand, Vishal ;
Singh, Varsha .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (02) :1575-1586
[9]  
Baker R. H., 1975, U. S. Patent, Patent No. 3867643
[10]   A Triple Boost Seven-Level Common Ground Transformerless Inverter Topology for Grid-Connected Photovoltaic Applications [J].
Gopinath, Narayanan Pandurangan ;
Vijayakumar, Krishnasamy ;
Ali, Jagabar Sathik Mohd ;
Raghupathi, Kumutha ;
Selvam, Sivakumar .
ENERGIES, 2023, 16 (08)