Impact of self-heating on RF/analog and linearity parameters of DMG FinFETs in underlap and overlap configurations

被引:7
作者
Chaudhary, Rashi [1 ]
Saha, Rajesh [1 ]
机构
[1] Malaviya Natl Inst Technol Jaipur, Dept Elect & Commun Engn, Jaipur 302017, Rajasthan, India
关键词
DMG FinFET; Lattice temperature; SHE frequency; Thermal capacitance; Thermal resistance; SOI; TRANSPORT; TEMPERATURE;
D O I
10.1016/j.mejo.2023.105765
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the influence of self-heating effect (SHE) on the performance of Silicon on Insulator (SOI) dual material gate (DMG) FinFETs in underlap and overlap configurations for RF/analog applications is reported using three-dimensional TCAD simulators. The increase in electron velocity at channel surface is due to reduce effective electrical field at drain end, resulting in smaller DIBL and hot carrier effects. The device insights are reported by electron velocity, lattice temperature, thermal resistance, and output conductance versus frequency profiles. The findings on analog/RF figures of merit such as transconductance (gm), output conductance (gd), intrinsic gain (Ai), gate capacitance (Cgg), intrinsic delay (r), cut-off frequency (fT), transconductance generation factor (TGF), gain frequency product (GFP), transconductance frequency product (TFP), and gain transconductance frequency product (GTFP) are reported with and without SHE. The results show that analog performance of Conventional and Underlap structures are improved but the influence of SHE is more deteriorating on Overlap structure. Furthermore, the linearity performance parameters VIP2, VIP3, IIP3, and 1 dB compression point are degraded with self-heating is due to increase in gm2 and gm3 values. It is seen that the gate overlap structure exhibits higher ON state performance which even after deterioration with Self-heating is still better than its counterparts as it has better gate controllability stemming from its lower effective channel length.
引用
收藏
页数:8
相关论文
共 38 条
  • [1] [Anonymous], 2020, SENTAURUS USERS MANU
  • [2] Bhattacharya D., 2014, Adv. Electron., DOI 10.1155/2014/365689
  • [3] Chattopadhyay A, 2016, PR INT CONF DEVICE C, P167, DOI 10.1109/ICDCSyst.2016.7570653
  • [4] Chauhan Yogesh Singh, 2015, FINFET MODELING IC S, P15, DOI [10.1016/B978-0-12-420031-9.00002-6, DOI 10.1016/B978-0-12-420031-9.00002-6]
  • [5] Dual-material gate dual-stacked gate dielectrics gate-source overlap tri-gate germanium FinFET: analysis and application
    Das, R.
    Baishya, S.
    [J]. INDIAN JOURNAL OF PHYSICS, 2019, 93 (02) : 197 - 205
  • [6] Investigation on Effect of Temperature on Dual Gate Material Gate/Drain Underlap Germanium FinFET
    Das, Rajashree
    Baishya, Srimanta
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (07) : 980 - 985
  • [7] Temperature dependent study of Fin-FET drain current through optimization of controlling gate parameters and dielectric material
    Das, Rinku Rani
    Maity, Santanu
    Muchahary, Deboraj
    Bhunia, Chandan Tilak
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2017, 103 : 262 - 269
  • [8] Hashim Y., 2017, 2017 IEEE REG S MICR, DOI [10.1109/RSM.2017.80691.60, DOI 10.1109/RSM.2017.80691.60]
  • [9] Hong Y., 2014, 12 IEEE INT C SOL ST, P1, DOI [10.1109/ICSICT.2014.7021393, DOI 10.1109/ICSICT.2014.7021393]
  • [10] An Experimental Approach to Characterizing the Channel Local Temperature Induced by Self-Heating Effect in FinFET
    Hsieh, E. Ray
    Jiang, Meng-Ru
    Lin, Jian-Li
    Chung, Steve S.
    Chen, Tse Pu
    Huang, Shih An
    Chen, Tai-Ju
    Cheng, Osbert
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 866 - 874