Mitigating WL-to-WL Disturbance in Dynamic Random-Access Memory (DRAM) through Adopted Spherical Shallow Trench Isolation with Silicon Nitride Layer in the Buried Channel Array Transistor (BCAT)

被引:3
作者
Kim, Yeon-Seok [1 ]
Lim, Chang-Young [1 ]
Kwon, Min-Woo [1 ]
机构
[1] Gangneung Wonju Natl Univ, Dept Elect Engn, Kangnung 25457, South Korea
关键词
pass gate effect (PGE); DRAM; BCAT; shallow trench isolation (STI); silicon nitride (Si3N4); LEAKAGE CURRENT;
D O I
10.3390/electronics13040681
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The Pass Gate Effect (PGE), often referred to as adjacent cell interference, presents a significant challenge in dynamic random-access memory (DRAM). In this study, we investigate the impact of PGE and propose innovative solutions to address this issue in DRAM technology, employing 10 nm node technology with buried channel array transistors. To evaluate the efficacy of our proposals, we utilized SILVACO for simulating various DRAM configurations. Our approach centers on two key structural optimizations: the introduction of a spherical Shallow Trench Isolation (STI) and the incorporation of a silicon nitride (Si3N4) layer within the spherical STI structure. These optimizations were meticulously designed to mitigate the PGE by considering several factors that are highly influential in its manifestation. To validate our approach, we conducted comprehensive simulations, comparing the PGE factors of typical DRAM structures with those of our proposed configurations. The results of our analysis strongly support the effectiveness of our proposed structural enhancements in alleviating the PGE when contrasted with conventional DRAM structures. Remarkably, our optimizations achieved a remarkable 82.4% reduction in the PGE, marking a significant breakthrough in the field of DRAM technology. By addressing the PGE challenge and substantially reducing its impact, our research contributes to the advancement of DRAM technology, offering practical solutions to enhance data integrity and reliability in the era of 10 nm node DRAM.
引用
收藏
页数:11
相关论文
共 15 条
[1]   DRAIN-AVALANCHE AND HOLE-TRAPPING INDUCED GATE LEAKAGE IN THIN-OXIDE MOS DEVICES [J].
CHANG, C ;
HADDAD, S ;
SWAMINATHAN, B ;
LIEN, J .
IEEE ELECTRON DEVICE LETTERS, 1988, 9 (11) :588-590
[2]   Mitigating the Passing Word Line Induced Soft Errors in Saddle Fin DRAM [J].
Gautam, Satendra Kumar ;
Manhas, Sanjeev Kumar ;
Kumar, Arvind ;
Pakala, Mahendra .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) :1902-1905
[3]   Overhang Saddle Fin Sidewall Structure for Highly Reliable DRAM Operation [J].
Han, Jin-Woo ;
Suh, Minki ;
Lee, Gyeongyeop ;
Kim, Jungsik .
IEEE ACCESS, 2023, 11 :82738-82743
[4]   Architectural Support for Mitigating Row Hammering in DRAM Memories [J].
Kim, Dae-Hyun ;
Nair, Prashant J. ;
Qureshi, Moinuddin K. .
IEEE COMPUTER ARCHITECTURE LETTERS, 2015, 14 (01) :9-12
[5]   Reduction of the Pass Gate Effect with a Spherical Shallow Trench Isolation in the BCAT Structure [J].
Kim, Yeon-Seok ;
Lim, Chang-Young ;
Kwon, Min-Woo .
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2023, 23 (04) :236-242
[6]  
Kwon S, 2014, INT SOC DESIGN CONF, P276, DOI 10.1109/ISOCC.2014.7087646
[7]  
Lim KY, 2001, SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, P950, DOI 10.1109/ICSICT.2001.982052
[8]   COMBINED ECC/RLL CODES [J].
LIN, YY ;
WOLF, JK .
IEEE TRANSACTIONS ON MAGNETICS, 1988, 24 (06) :2527-2529
[9]   HOT-CARRIER-STRESS EFFECTS ON GATE-INDUCED DRAIN LEAKAGE CURRENT IN N-CHANNEL MOSFETS [J].
LO, GQ ;
JOSHI, AB ;
KWONG, DL .
IEEE ELECTRON DEVICE LETTERS, 1991, 12 (01) :5-7
[10]   Making DRAM Stronger Against Row Hammering [J].
Son, Mungyu ;
Park, Hyunsun ;
Ahn, Junwhan ;
Yoo, Sungjoo .
PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,