Securing AES Designs Against Power Analysis Attacks: A Survey

被引:11
作者
Singha, Thockchom Birjit [1 ]
Palathinkal, Roy Paily [1 ]
Ahamed, Shaik Rafi [1 ]
机构
[1] Indian Inst Technol Guwahati, Dept Elect & Elect Engn, Gauhati 7841039, India
关键词
Advanced encryption standard (AES); countermeasures; Galois field (GF); hiding; masking; Internet of Things (IoT); power analysis attacks (PAAs); substitution-box (S-box); VLSI; HIGHER-ORDER MASKING; PRE-CHARGE LOGIC; COMPOSITE FIELD; COUNTERMEASURE CIRCUIT; DPA COUNTERMEASURE; CRYPTO DESIGN; MASKED AES; EFFICIENT; IMPLEMENTATIONS; RESISTANCE;
D O I
10.1109/JIOT.2023.3265683
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With the advent of Internet of Things (IoT), the call for hardware security has been seriously demanding due to the risks of side-channel attacks from adversaries. Advanced encryption standard (AES) is the de facto security standard for such applications and needs to ensure a low power, low area, and moderate throughput design apart from providing high security to these devices. Substitution-box (S-box), being the core component of AES, has always drawn the attention of the cryptographic community. A chronological development of the S-box over a period of 20 years since the inception of AES is presented. This article provides the first comprehensive review of the state-of-the-art S-box design techniques, identifying current advancements and analyzing their impact on gate count, area, maximum frequency of operation, throughput, and power. The other goal of the survey is to study the countermeasures designed for AES to protect it against side-channel attacks. In particular, we consider the power analysis attacks (PAAs), and the countermeasures are investigated in terms of their security metrics and design overheads, such as area, power, and performance. The countermeasures are based on hiding or masking approaches depending on their design principle. Similar to the S-box survey, a chronological development of the countermeasures since the discovery of PAAs in 1999, is presented. Finally, we suggest some open research gaps and possible direction of research in terms of S-box and countermeasure designs.
引用
收藏
页码:14332 / 14356
页数:25
相关论文
共 187 条
[1]   Low-power compact composite field AES S-Box/Inv S-Box design in 65 nm CMOS using Novel XOR Gate [J].
Ahmad, Nabihah ;
Hasan, S. M. Rezaul .
INTEGRATION-THE VLSI JOURNAL, 2013, 46 (04) :333-344
[2]  
Akishita T, 2008, LECT NOTES COMPUT SC, V5189, P206, DOI 10.1007/978-3-540-85893-5_15
[3]  
Akkar M.-L., 2001, Cryptographic Hardware and Embedded Systems - CHES 2001. Third International Workshop. Proceedings (Lecture Notes in Computer Science Vol.2162), P309
[4]   Dynamic current mode logic (DyCML): A new low-power high-performance logic style [J].
Allam, MW ;
Elmasry, MI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :550-558
[5]  
[Anonymous], 2004, ZigBee Specification Version 1.0
[6]  
[Anonymous], 2016, CMT CIRC MIN TEAM
[7]  
[Anonymous], 2007, 80211I IEEE
[8]   CMOS Based Gates for Blurring Power Information [J].
Avital, Moshe ;
Levi, Itamar ;
Keren, Osnat ;
Fish, Alexander .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (07) :1033-1042
[9]   Randomized Multitopology Logic Against Differential Power Analysis [J].
Avital, Moshe ;
Dagan, Hadar ;
Keren, Osnat ;
Fish, Alexander .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (04) :702-711
[10]  
Avital M, 2014, IEEE INT SYMP CIRC S, P810, DOI 10.1109/ISCAS.2014.6865259