Wafer Level Chip Scale Package Failure Mode Prediction using Finite Element Modeling

被引:1
|
作者
Dudash, Viktor [1 ]
Machani, Kashi Vishwanath [1 ]
Boehme, Bjoern [1 ]
Capecchi, Simone [1 ]
Ok, Jungtae [3 ]
Meier, Karsten [2 ]
Kuechenmeister, Frank [1 ]
Wieland, Marcel [1 ]
Bock, Karlheinz [2 ]
机构
[1] GlobalFoundries Dresden Module One LLC & Co KG, Dresden, Germany
[2] Tech Univ Dresden, Inst Elect Packaging Technol, Dresden, Germany
[3] GlobalFoundries Singapore Pte Ltd Korea, Seoul, South Korea
关键词
failure mode; finite element modeling; lead-free solder; plastic strain; WLCSP;
D O I
10.1109/IRPS48203.2023.10117636
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this study a Finite Element Model (FEM) was designed in order to predict the reliability behavior of 7x7 mm(2) Wafer Level Chip Scale Packages (WLCSP) during board level thermal cycling tests, considering different solder material models for SAC405 and SACQ interconnects. A significant difference in plastic strains within the package was observed for a variety of solder material models: Compared to SACQ interconnects an approximate 70% plastic strain increase in solder and a 35% plastic strain reduction in the polyimide passivation layer was observed for packages with SAC405 interconnects. Simulations were verified by experimental thermal cycling test data done at board level. During thermal cycling, packages showed different failure modes depending on the interconnect material used in the package. Also, SAC405 showed earlier failure. Maximum strain obtained from simulations was used as an indicator of potential failure locations for the solder alloy and polyimide layer. The proposed model setup enables precise simulation results, which are well aligned with the actual experimental findings on the behavior of WLCSP with SAC405 and SACQ interconnects.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Finite Element Analyses for Critical Designs of Low-Cost Wafer-Level Chip Scale Packages
    Hsieh, Ming-Che
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (03): : 451 - 458
  • [32] Virtual prototyping of a Wafer Level Chip Scale Package: Underfill role in die cracking
    Barnat, Samed
    Bellenger, Stephane
    Fremont, Helene
    Gracia, Alexandrine
    Talbot, Pascal
    EUROSIME 2009: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, 2009, : 336 - +
  • [33] Lead-free wafer level-chip scale package: Assembly and reliability
    Patwardhan, V
    Kelkar, N
    Nguyen, L
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1355 - 1358
  • [34] Fabrication and Characterization of a Novel Wafer-level Chip Scale Package for MEMS Devices
    Cao, Yuhan
    Luo, Le
    2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 5 - 8
  • [35] Solder joint fatigue model for the micro SMD wafer level chip scale package
    Lee, W
    Nguyen, L
    Selvaduray, G
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 699 - 704
  • [36] Wafer-Level Assembly of Physics Package for Chip-Scale Atomic Clocks
    Guo, Ping
    Meng, Hongling
    Dan, Lin
    Zhao, Jianye
    IEEE SENSORS JOURNAL, 2022, 22 (07) : 6387 - 6398
  • [37] Mechanical shock robustness of different wafer level chip scale package (WLCSP) types
    Nummila, Pasi
    Johansson, Mikael
    Puro, Sanna
    2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 289 - 294
  • [38] A parametric solder joint reliability model for wafer level-chip scale package
    Pitarresi, J
    Chaparala, S
    Sammakia, B
    Nguyen, L
    Patwardhan, V
    Zhang, L
    Kelkar, N
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1323 - 1328
  • [39] Finite Element Modeling for Wafer-to-Wafer Direct Bonding Behaviors and Alignment Prediction
    Baek, Kyungmin
    Han, Min-soo
    Han, Il Young
    Lee, Jung Shin
    Sim, Jaeuk
    Lee, Joongha
    Min, Daeho
    Lim, Kyeongbin
    Rhee, Minwoo Daniel
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 1256 - 1259
  • [40] An optimization analysis of UBM thicknesses and solder geometry on a wafer level chip scale package using robust methods
    Lin, Heng-Cheng
    Kung, Chieh
    Chen, Rong-Sheng
    Liang, Gin-Tiao
    CMC-COMPUTERS MATERIALS & CONTINUA, 2006, 3 (02): : 55 - 64