共 50 条
- [31] Finite Element Analyses for Critical Designs of Low-Cost Wafer-Level Chip Scale Packages IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (03): : 451 - 458
- [32] Virtual prototyping of a Wafer Level Chip Scale Package: Underfill role in die cracking EUROSIME 2009: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, 2009, : 336 - +
- [33] Lead-free wafer level-chip scale package: Assembly and reliability 52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1355 - 1358
- [34] Fabrication and Characterization of a Novel Wafer-level Chip Scale Package for MEMS Devices 2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 5 - 8
- [35] Solder joint fatigue model for the micro SMD wafer level chip scale package 1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 699 - 704
- [37] Mechanical shock robustness of different wafer level chip scale package (WLCSP) types 2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 289 - 294
- [38] A parametric solder joint reliability model for wafer level-chip scale package 52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1323 - 1328
- [39] Finite Element Modeling for Wafer-to-Wafer Direct Bonding Behaviors and Alignment Prediction PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 1256 - 1259
- [40] An optimization analysis of UBM thicknesses and solder geometry on a wafer level chip scale package using robust methods CMC-COMPUTERS MATERIALS & CONTINUA, 2006, 3 (02): : 55 - 64