Wafer Level Chip Scale Package Failure Mode Prediction using Finite Element Modeling

被引:2
作者
Dudash, Viktor [1 ]
Machani, Kashi Vishwanath [1 ]
Boehme, Bjoern [1 ]
Capecchi, Simone [1 ]
Ok, Jungtae [3 ]
Meier, Karsten [2 ]
Kuechenmeister, Frank [1 ]
Wieland, Marcel [1 ]
Bock, Karlheinz [2 ]
机构
[1] GlobalFoundries Dresden Module One LLC & Co KG, Dresden, Germany
[2] Tech Univ Dresden, Inst Elect Packaging Technol, Dresden, Germany
[3] GlobalFoundries Singapore Pte Ltd Korea, Seoul, South Korea
来源
2023 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS | 2023年
关键词
failure mode; finite element modeling; lead-free solder; plastic strain; WLCSP;
D O I
10.1109/IRPS48203.2023.10117636
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this study a Finite Element Model (FEM) was designed in order to predict the reliability behavior of 7x7 mm(2) Wafer Level Chip Scale Packages (WLCSP) during board level thermal cycling tests, considering different solder material models for SAC405 and SACQ interconnects. A significant difference in plastic strains within the package was observed for a variety of solder material models: Compared to SACQ interconnects an approximate 70% plastic strain increase in solder and a 35% plastic strain reduction in the polyimide passivation layer was observed for packages with SAC405 interconnects. Simulations were verified by experimental thermal cycling test data done at board level. During thermal cycling, packages showed different failure modes depending on the interconnect material used in the package. Also, SAC405 showed earlier failure. Maximum strain obtained from simulations was used as an indicator of potential failure locations for the solder alloy and polyimide layer. The proposed model setup enables precise simulation results, which are well aligned with the actual experimental findings on the behavior of WLCSP with SAC405 and SACQ interconnects.
引用
收藏
页数:6
相关论文
共 10 条
[1]   CONSTITUTIVE-EQUATIONS FOR THE RATE-DEPENDENT DEFORMATION OF METALS AT ELEVATED-TEMPERATURES [J].
ANAND, L .
JOURNAL OF ENGINEERING MATERIALS AND TECHNOLOGY-TRANSACTIONS OF THE ASME, 1982, 104 (01) :12-17
[2]   A critical review of constitutive models for solders in electronic packaging [J].
Chen, Gang ;
Zhao, Xiaochen ;
Wu, Hao .
ADVANCES IN MECHANICAL ENGINEERING, 2017, 9 (08) :1-21
[3]  
El Amine Belhadi Mohamed, 2020, 2020 19th IEEE Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (ITherm), P1100, DOI 10.1109/ITherm45881.2020.9190466
[4]  
Fahim A, 2016, INTERSOC C THERMAL T, P1218, DOI 10.1109/ITHERM.2016.7517686
[5]  
Henttonen Timo, 2018, WAF LEV PACK C IWLPC, P1, DOI DOI 10.23919/IWLPC.2018.8573297
[6]   SACQ Solder Board Level Reliability Evaluation and Life Prediction Model for Wafer Level Packages [J].
Lin, Wei ;
Pham, Quan ;
Baloglu, Bora ;
Johnson, Michael .
2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, :1058-1064
[7]   Chip Package Interaction (CPI) risk assessment of 22FDX® Wafer Level Chip Scale Package (WLCSP) using 2D Finite Element Analysis modeling [J].
Machani, Kashi Vishwanath ;
Kuechenmeister, Frank ;
Breuer, Dirk ;
Klewer, Christian ;
Cho, Jae Kyu ;
Young-Fisher, Kristina .
2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, :1100-1105
[8]  
Qiang W., 2007, 2007 INT C THERMAL M, P1
[9]   Understanding and Improving Reliability for Wafer Level Chip Scale Package: A Study Based on 45nm RFSOI Technology for 5G Applications [J].
Wu, Zhuo-Jie ;
Zhang, Haojun ;
Malinowski, John .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 :1305-1314
[10]  
Yeung TS, 2014, ELEC COMP C, P518, DOI 10.1109/ECTC.2014.6897333