0.45-mW 2.35-3.0 GHz Multiplying DLL with Calibration Loop in 28nm CMOS FD-SOI

被引:1
作者
Asprilla, Andres [1 ,2 ]
Cathelin, Andreia [1 ]
Deval, Yann [2 ]
机构
[1] STMicroelect, Crolles, France
[2] Univ Bordeaux, Bordeaux INP, UMR CNRS 5218, IMS Lab, Bordeaux, France
来源
IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023 | 2023年
关键词
Ring Oscillators; frequency synthesizers; body biasing; FD-SOI technology; delay-locked loop; phase-locked loop;
D O I
10.1109/ESSCIRC59616.2023.10268768
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and measurement results of an sub-half-mW frequency synthesizer, composed of a multiplying delay-locked loop (MDLL), which reduces the phase noise of a standard ring oscillator. The proposed circuit takes advantage of the low-jitter and high loop bandwidth characteristic of the MDLLs, and has the particular feature of being able to lock to any external reference frequency between 50 and 100 MHz. It is known from the previous state-of-the-art implementations that the reference spur degrades the output spectrum. In this work, an ultra-low-power spur reduction circuit is proposed to improve the spectral purity of the output spectrum, achieving -47.2 dBc of spur rejection, measured for 10 chips. For 456 mu W of power consumption, 2.5 ps of RMS jitter, the proposed solution presents a Figure of merit (FoM) of -235 dB, being suitable for ultra-low-power IoT applications.
引用
收藏
页码:269 / 272
页数:4
相关论文
共 9 条
  • [1] Chen X, 2018, IEEE RAD FREQ INTEGR, P168, DOI 10.1109/RFIC.2018.8428960
  • [2] A 2.5-5.75-GHz Ring-Based Injection-Locked Clock Multiplier With Background-Calibrated Reference Frequency Doubler
    Elkholy, Ahmed
    Coombs, Daniel
    Nandwana, Romesh Kumar
    Elmallah, Ahmed
    Hanumolu, Pavan Kumar
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (07) : 2049 - 2058
  • [3] Kundu S, 2020 IEEE ISSCC, P276
  • [4] A 265-μW Fractional-N Digital PLL With Seamless Automatic Switching Sub-Sampling/Sampling Feedback Path and Duty-Cycled Frequency-Locked Loop in 65-nm CMOS
    Liu, Hanli
    Sun, Zheng
    Huang, Hongye
    Deng, Wei
    Siriburanon, Teerachot
    Pang, Jian
    Wang, Yun
    Wu, Rui
    Someya, Teruki
    Shirane, Atsushi
    Okada, Kenichi
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) : 3478 - 3492
  • [5] Paidimarri A, 2015, IEEE RAD FREQ INTEGR, P397, DOI 10.1109/RFIC.2015.7337789
  • [6] Santiccioli A., 2019 IEEE CICC, P1
  • [7] Xiang B, 2020, IEEE CUST INTEGR CIR
  • [8] A Fractional-N Synthesizable PLL Using DTC-Based Multistage Injection With Dithering-Assisted Local Skew Calibration
    Xu, Zule
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (10) : 2979 - 2987
  • [9] Yang SH, 2018, ISSCC DIG TECH PAP I, P118, DOI 10.1109/ISSCC.2018.8310212