MOSFET;
Logic gates;
Capacitance;
Mathematical models;
Capacitance-voltage characteristics;
Transistors;
Sea measurements;
Power MOSFET;
4H-SiC;
input capacitance;
gate charge;
gate thickness;
interlayer dielectric;
SIC MOSFET;
POWER MOSFETS;
LOSS MODEL;
VOLTAGE;
D O I:
10.1109/LED.2023.3312671
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
In this study, reducing the sidewall width of the 1200 V 4H-SiC planar power Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs) by 6.9% increases the input capacitance, C-iss, by approximately 6%, which is contributed by the increase of 13.5% in Q(GS )directly. In order to increase the accuracy of calculation and dynamic characteristics, the equation of C-iss,C-sp might be counted in the sidewall capacitance,C-swall, when the width is different from the interlayer dielectric thickness on the top of the gate. Then, the modified calculation result of 7% is almost consistent with the measured result of 6% and simulation result of 6.8% for C-iss,C-sp. In addition, the poly gate thickness between 400 nm and 800 nm can contribute extra change in C-iss,C-sp by 2-3% as well. Because of the reduction in the sidewall width, the die size is also reduced. The specific-on resistance is decreased by 17%, while exhibiting no significant change in reverse breakdown voltage.
引用
收藏
页码:1825 / 1828
页数:4
相关论文
共 12 条
[1]
Baliga B.J., 2019, Fundamentals of Power Semiconductor Devices 2nd ED, V2nd, P283, DOI DOI 10.1007/978-3-319-93988-9_6