A Detailed Model of Cyclostationary Noise in Switched-Resistor Circuits

被引:3
|
作者
Fava, Alessandro [1 ]
Centurelli, Francesco [1 ]
Scotti, Giuseppe [1 ]
机构
[1] Univ Roma La Sapienza, Dipartimento Ingn Informaz Elettron & Telecomunica, I-00185 Rome, Italy
关键词
Biomedical applications; large time constants; integrated circuits; Switched-Resistor; noise modeling; LPTV systems; cyclostationary noise; AMPLIFIER; FILTER;
D O I
10.1109/TCSI.2022.3222590
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Switched-Resistor (S-R) technique is becoming more and more interesting to implement low-voltage low-power active-RC filters with high tuning range and front-end amplifiers for biomedical circuits and systems. This approach exploits MOS switches driven by a duty-cycle-controlled clock signal to achieve tunability of the equivalent resistance and, hence, of the RC time constant. Since S-R circuits can be considered as linear periodically time variant (LPTV) systems with sampled outputs, we exploit the theory of the adjoint (inter-reciprocal) network in order to develop a detailed model of the cyclostationary noise involved in this kind of circuits. The proposed model allows to gain insight into the different noise sources and transfer functions involved, highlighting the circuit parameters on which the cyclostationary noise depends. Validation of the proposed model has been carried out by comparing analytical results against periodic noise simulations referring to a commercial 130nm CMOS process. The validation activity has confirmed the good accuracy of the proposed noise model and provided some useful design guidelines to optimize the noise performance of S-R circuits.
引用
收藏
页码:667 / 679
页数:13
相关论文
共 50 条
  • [1] A Detailed Model of the Switched-Resistor Technique
    Centurelli, Francesco
    Fava, Alessandro
    Scotti, Giuseppe
    Trifiletti, Alessandro
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2021, 2 : 497 - 507
  • [2] Switched-resistor: A new family of sampled-data circuits
    Sedighi, Behnam
    Bakhtiar, Mehrdad Sharif
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2009, 63 (05) : 366 - 373
  • [3] A switched-resistor approach to hardware implementation of neural networks
    Zhang, N
    Wunsch, DC
    FUZZ-IEEE 2005: PROCEEDINGS OF THE IEEE INTERNATIONAL CONFERENCE ON FUZZY SYSTEMS: BIGGEST LITTLE CONFERENCE IN THE WORLD, 2005, : 336 - 340
  • [4] Slew rate induced distortion in switched-resistor integrators
    Jiraseree-amornkun, A.
    Worapishet, A.
    Klumperink, E. A. M.
    Nauta, B.
    Surakampontorn, W.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2485 - 2488
  • [5] An 8-bit switched-resistor pipeline ADC
    Sedighi, Behnam
    Bakhtiar, Mehrdad Sharif
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1963 - 1966
  • [6] Design and Measurement of a CT ΔΣ ADC With Switched-Capacitor Switched-Resistor Feedback
    Anderson, Martin
    Sundstrom, Lars
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) : 473 - 483
  • [7] A design-based structural test method for a switched-resistor DAC
    Ma, Lei
    Seuren, Geert
    van Rijsinge, Robert
    Bastiaansen, Corne
    van der Dussen, Leon
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (06): : 559 - 567
  • [8] Distributed switched-resistor approach for high-Q biquad filters
    Centurelli, Francesco
    Fava, Alessandro
    Scotti, Giuseppe
    Trifiletti, Alessandro
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 138
  • [9] Theoretical Analysis of Highly Linear Tunable Filters Using Switched-Resistor Techniques
    Jiraseree-Amornkun, Amorn
    Worapishet, Apisak
    Klumperink, Eric A. M.
    Nauta, Bram
    Surakampontorn, Wanlop
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (11) : 3641 - 3654
  • [10] A Design-Based Structural Test Method for a Switched-Resistor DAC
    Lei Ma
    Geert Seuren
    Robert van Rijsinge
    Corné Bastiaansen
    Leon van der Dussen
    Journal of Electronic Testing, 2007, 23 : 559 - 567