A Lightweight Scan Architecture against the Scan-based Side-channel Attack

被引:1
作者
Wang, Xiangqi [1 ]
Gong, Xingxing [1 ,2 ]
Pan, Xianmin [3 ]
Wang, Weizheng [2 ,3 ]
机构
[1] Hunan First Normal Univ, Sch Math & Stat, Changsha 410138, Peoples R China
[2] Changsha Univ Sci & Technol, Sch Comp & Commun Engn, Changsha 410114, Peoples R China
[3] Hunan Womens Univ, Coll Informat Sci & Engn, Changsha 410004, Peoples R China
关键词
Cryptographic chips; DFT; scan-based attack; scan obfuscation; SECURE SCAN; MECHANISM; DESIGNS;
D O I
10.5573/JSTS.2023.23.4.243
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for cryptographic chips is growing rapidly in the market nowadays. Chips must undergo rigorous testing in order to promote quality. Scan-based design for testability (DFT) is widely used to improve the quality of testing. However, scan chain technology also provides illegal users with convenience. They can steal sensitive information of circuit under test (CUT) during testing, which seriously threatens the security of IP cores. Currently, researchers have proposed many secure strategies, but most of them affect the test quality or cause larger hardware overhead. In this paper, we propose a lightweight scan architecture against the scan-based side-channel attack. In this method, a number of logic gates, a linear feedback shift register (LFSR) and two corresponding counters are integrated into the design in order to ensure the security of the design. The normal scan operation can be performed only if users enter the correct scan input key at the K clock cycles. Otherwise, the scheme will incur scan obfuscation. Therefore, illegal users can only observe some incorrect responses from the scan output port. It is known from simulation results and theoretical analysis that the scheme is able to successfully defend against the scan-based side-channel attack while having extremely low overhead and high testability.
引用
收藏
页码:243 / 250
页数:8
相关论文
共 28 条
[1]   Secure Scan Design with Dynamically Configurable Connection [J].
Atobe, Yuta ;
Shi, Youhua ;
Yanagisawa, Masao ;
Togawa, Nozomu .
2013 IEEE 19TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC 2013), 2013, :256-262
[2]  
Atobe Y, 2012, INT SOC DESIGN CONF, P155, DOI 10.1109/ISOCC.2012.6407063
[3]   Low-power and high-speed SRAM cells for double-node-upset recovery [J].
Cai, Shuo ;
Wen, Yan ;
Xie, Caicai ;
Wang, Weizheng ;
Yu, Fei .
INTEGRATION-THE VLSI JOURNAL, 2023, 91 :1-9
[4]   Partial Scan Design Against Scan-based Side Channel Attacks [J].
Chen, Xi ;
Lu, Zhaojun ;
Qu, Gang ;
Cui, Aijiao .
2018 17TH IEEE INTERNATIONAL CONFERENCE ON TRUST, SECURITY AND PRIVACY IN COMPUTING AND COMMUNICATIONS (IEEE TRUSTCOM) / 12TH IEEE INTERNATIONAL CONFERENCE ON BIG DATA SCIENCE AND ENGINEERING (IEEE BIGDATASE), 2018, :1484-1489
[5]   A Lightweight and Machine-Learning-Resistant PUF Using Obfuscation-Feedback-Shift-Register [J].
Chen, Zhuojun ;
Lee, Wenshang ;
Hong, Qinhui ;
Gu, Chongyan ;
Guan, Zhenyu ;
Ding, Lin ;
Zhang, Jiliang .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (11) :4543-4547
[6]   A New PUF Based Lock and Key Solution for Secure In-Field Testing of Cryptographic Chips [J].
Cui, Aijiao ;
Chang, Chip-Hong ;
Zhou, Wei ;
Zheng, Yue .
IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (02) :1095-1105
[7]   Why current secure scan designs fail and how to fix them? [J].
Cui, Aijiao ;
Luo, Yanhui ;
Li, Huawei ;
Qu, Gang .
INTEGRATION-THE VLSI JOURNAL, 2017, 56 :105-114
[8]  
Da Silva M, 2017, PROC EUR TEST SYMP
[9]  
Hély D, 2004, 10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, P219
[10]   Securing scan control in crypto chips [J].
Hely, David ;
Bancel, Frederic ;
Flottes, Marie-Lise ;
Rouzeyre, Bruno .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (05) :457-464