SLM ISA and Hardware Extensions for RISC-V Processors

被引:2
|
作者
Ghasemi, S. Maryam [1 ]
Meschkov, Sergej [1 ]
Krautter, Jonas [1 ]
Gnad, Dennis R. E. [1 ]
Tahoori, Mehdi B. [1 ]
机构
[1] Karlsruhe Inst Technol KIT, Inst Comp Engn, Karlsruhe, Germany
关键词
Silicon Lifecycle Management; Design-forTestability; FPGA; parametric testing; in-field testing;
D O I
10.1109/IOLTS59296.2023.10224880
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, RISC-V processors have attracted much attention due to their extendability, for targeting high performance applications with strict demands on functional safety. Silicon Lifecycle Management (SLM) is a new emerging concept aiming at functional safety among other features such as availability, maintainability, and lifetime extension. This concept helps to monitor the system health during its lifecycle, in the various timespans, to ensure that safety margins while running critical applications are not exceeded. Hence, enabling both the collection of chip parametrics as well as in-field testing will provide the means to fulfill this concept. In this work, we propose instruction set extensions for enabling SLM in a RISC-V based system. For this purpose, we introduce Path Transient Monitors (PTM) and Voltage Fluctuations Monitors (VFM) for monitoring path delay and voltage fluctuations. Using power wasters as a mean to inject voltage fluctuations in the FPGA system, we evaluate the abilities of this system to monitor chip degradation in early stages before system failure.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Evolution and Revolution of Computer Systems Courses with the Open RISC-V ISA
    Zhang, Ke
    PROCEEDINGS OF THE ACM CONFERENCE ON GLOBAL COMPUTING EDUCATION (COMPED '19), 2019, : 171 - 171
  • [42] RISC-V Instruction Set Extensions for Lightweight Symmetric Cryptography
    Cheng H.
    Großschädl J.
    Marshall B.
    Page D.
    Pham T.
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2022, 2023 (01): : 193 - 237
  • [43] A Hardware Platform for Ensuring OS Kernel Integrity on RISC-V
    Kwon, Donghyun
    Hwang, Dongil
    Paek, Yunheung
    ELECTRONICS, 2021, 10 (17)
  • [44] Optimizing LU Decomposition with RISC-V Based Hardware Acceleration
    Bhargavi, Mekala Bindu
    Harshith, Grandhala Sri Sai
    Parameswaran, Sri
    Soumya, J.
    2024 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, ISVLSI, 2024, : 210 - 215
  • [45] Post-Quantum Signatures on RISC-V with Hardware Acceleration
    Karl, Patrick
    Schupp, Jonas
    Fritzmann, Tim
    Sigl, Georg
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2024, 23 (02)
  • [46] Preventing Soft Errors and Hardware Trojans in RISC-V Cores
    University of Twente, Enschede, Netherlands
    不详
    不详
    不详
    不详
    Proc. IEEE Int. Symp. Defect Fault Toler. VLSI Nanotechnol. Syst., DFT,
  • [47] Hardware Assisted Buffer Protection Mechanisms for Embedded RISC-V
    De, Asmit
    Basu, Aditya
    Ghosh, Swaroop
    Jaeger, Trent
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (12) : 4453 - 4465
  • [48] Static Hardware Partitioning on RISC-V: Shortcomings, Limitations, and Prospects
    Ramsauer, Ralf
    Huber, Stefan
    Schwarz, Konrad
    Kiszka, Jan
    Mauerer, Wolfgang
    2022 IEEE 8TH WORLD FORUM ON INTERNET OF THINGS, WF-IOT, 2022,
  • [49] XMSS and Embedded Systems XMSS Hardware Accelerators for RISC-V
    Wang, Wen
    Jungk, Bernhard
    Waelde, Julian
    Deng, Shuwen
    Gupta, Naina
    Szefer, Jakub
    Niederhagen, Ruben
    SELECTED AREAS IN CRYPTOGRAPHY - SAC 2019, 2020, 11959 : 523 - 550
  • [50] ECO-CRYSTALS: Efficient Cryptography CRYSTALS on Standard RISC-V ISA
    Ji, Xinyi
    Dong, Jiankuo
    Huang, Junhao
    Yuan, Zhijian
    Dai, Wangchen
    Xiao, Fu
    Lin, Jingqiang
    IEEE TRANSACTIONS ON COMPUTERS, 2025, 74 (02) : 401 - 413