SLM ISA and Hardware Extensions for RISC-V Processors

被引:2
|
作者
Ghasemi, S. Maryam [1 ]
Meschkov, Sergej [1 ]
Krautter, Jonas [1 ]
Gnad, Dennis R. E. [1 ]
Tahoori, Mehdi B. [1 ]
机构
[1] Karlsruhe Inst Technol KIT, Inst Comp Engn, Karlsruhe, Germany
关键词
Silicon Lifecycle Management; Design-forTestability; FPGA; parametric testing; in-field testing;
D O I
10.1109/IOLTS59296.2023.10224880
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, RISC-V processors have attracted much attention due to their extendability, for targeting high performance applications with strict demands on functional safety. Silicon Lifecycle Management (SLM) is a new emerging concept aiming at functional safety among other features such as availability, maintainability, and lifetime extension. This concept helps to monitor the system health during its lifecycle, in the various timespans, to ensure that safety margins while running critical applications are not exceeded. Hence, enabling both the collection of chip parametrics as well as in-field testing will provide the means to fulfill this concept. In this work, we propose instruction set extensions for enabling SLM in a RISC-V based system. For this purpose, we introduce Path Transient Monitors (PTM) and Voltage Fluctuations Monitors (VFM) for monitoring path delay and voltage fluctuations. Using power wasters as a mean to inject voltage fluctuations in the FPGA system, we evaluate the abilities of this system to monitor chip degradation in early stages before system failure.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Implementing the Draft RISC-V Scalar Cryptography Extensions
    Marshall, Ben
    Page, Daniel
    Pham, Thinh
    PROCEEDINGS OF THE 9TH INTERNATIONAL WORKSHOP ON HARDWARE AND ARCHITECTURAL SUPPORT FOR SECURITY AND PRIVACY, HASP 2020, 2020,
  • [32] Evaluating Cryptographic Extensions On A RISC-V Simulation Environment
    Sud, Parangat
    Neisarian, Shekoufeh
    Kavun, Elif Bilge
    2022 25TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2022, : 548 - 555
  • [33] A Hardware Security Evaluation Platform on RISC-V SoC
    Cheng, Xiaolong
    Cui, Aijiao
    Jin, Yier
    8TH INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA 2024, 2024,
  • [34] Inference with Transformer Encoders on ARM and RISC-V Multicore Processors
    Martinez, Hector
    Igual, Francisco D.
    Rodriguez-Sanchez, Rafael
    Catalan, Sandra
    Castello, Adrian
    Quintana-Orti, Enrique S.
    EURO-PAR 2024: PARALLEL PROCESSING, PART II, EURO-PAR 2024, 2024, 14802 : 377 - 392
  • [35] SSFuzz: Generating syntactic and semantic seeds for RISC-V processors
    Jin, Shaoqian
    Li, Yulin
    Chen, Liwei
    Shi, Gang
    PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 421 - 426
  • [36] Impact of failures in a MPSoC with shared coprocessors to extend the RISC-V ISA
    Reis, Jorge
    Silveira, Jarbas
    Marcon, Cesar
    PROCEEDINGS OF 2022 11TH LATIN-AMERICAN SYMPOSIUM ON DEPENDABLE COMPUTING, LADC 2022, 2022, : 29 - 34
  • [37] Cryptographic Accelerators for Trusted Execution Environment in RISC-V processors
    Hoang, Trong-Thuc
    Duran, Ckristian
    Tsukamoto, Akira
    Suzaki, Kuniyasu
    Pham, Cong-Kha
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [38] Teaching Out-of-Order Processor Design with the RISC-V ISA
    Zekany, Stephen A.
    Tan, Jielun
    Connolly, James A.
    Dreslinski, Ronald G.
    2021 ACM/IEEE WORKSHOP ON COMPUTER ARCHITECTURE EDUCATION (WCAE), 2021,
  • [39] Deploying human activity recognition in embedded RISC-V processors
    Nunes, Willian Analdo
    Reusch, Rafael Schild
    Luza, Lucas
    Bernardon, Eduardo
    Dal Zotto, Angelo Elias
    Juracy, Leonardo Rezende
    Moraes, Fernando Gehm
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2024,
  • [40] The design of scalar aes instruction set extensions for risc-v
    Marshall B.
    Newell G.R.
    Page D.
    Saarinen M.-J.O.
    Wolf C.
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2020, 2021 (01): : 109 - 136