Memory-Based FFT Architecture With Optimized Number of Multiplexers and Memory Usage

被引:10
作者
Kaya, Zeynep [1 ]
Garrido, Mario [2 ]
Takala, Jarmo [3 ]
机构
[1] Bilecik Seyh Edebali Univ, Osmaneli Vocat Sch, Dept Elect & Energy, TR-11500 Bilecik, Turkiye
[2] Univ Politecn Madrid, Dept Elect Engn, ETSI Telecomunicac, Madrid 28040, Spain
[3] Tampere Univ, Fac Informat Technol & Commun Sci, Tampere 33014, Finland
关键词
Memory-based FFT; perfect shuffle; radix-2; PARALLEL; PROCESSOR; SCHEME;
D O I
10.1109/TCSII.2023.3245823
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a new P-parallel radix-2 memory-based fast Fourier transform (FFT) architecture. The aim of this brief is to reduce the number of multiplexers and achieve an efficient memory usage. One advantage of the proposed architecture is that it only needs permutation circuits after the memories, which reduces the multiplexer usage to only one multiplexer per parallel branch. Another advantage is that the architecture calculates the same permutation based on the perfect shuffle at each iteration. Thus, the shuffling circuits do not need to be configured for different iterations. In fact, all the memories require the same read and write addresses, which simplifies the control even further and allows to merge the memories. Along with the hardware efficiency, conflict-free memory access is fulfilled by a circular counter. The FFT has been implemented on a field programmable gate array. Compared to previous approaches, the proposed architecture has the least number of multiplexers and achieves very low area usage.
引用
收藏
页码:3084 / 3088
页数:5
相关论文
共 20 条
  • [1] [Anonymous], 2020, 7 SER FPGAS DAT OV
  • [2] Hardware Efficient Mixed Radix-25/16/9 FFT for LTE Systems
    Chen, Jienan
    Hu, Jianhao
    Lee, Shuyang
    Sobelman, Gerald E.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (02) : 221 - 229
  • [3] A Survey on Pipelined FFT Hardware Architectures
    Garrido, Mario
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2022, 94 (11): : 1345 - 1364
  • [4] Continuous-Flow Matrix Transposition Using Memories
    Garrido, Mario
    Pirsch, Peter
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (09) : 3035 - 3046
  • [5] Optimum Circuits for Bit-Dimension Permutations
    Garrido, Mario
    Grajal, Jesus
    Gustafsson, Oscar
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (05) : 1148 - 1160
  • [6] A 4096-Point Radix-4 Memory-Based FFT Using DSP Slices
    Garrido, Mario
    Angel Sanchez, Miguel
    Luisa Lopez-Vallejo, Maria
    Grajal, Jesus
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 375 - 379
  • [7] A Generalized Mixed-Radix Algorithm for Memory-Based FFT Processors
    Hsiao, Chen-Fong
    Chen, Yuan
    Lee, Chen-Yi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (01) : 26 - 30
  • [8] A High-Throughput Radix-16 FFT Processor With Parallel and Normal Input/Output Ordering for IEEE 802.15.3c Systems
    Huang, Shen-Jui
    Chen, Sau-Gee
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (08) : 1752 - 1765
  • [9] New continuous-flow mixed-radix (CFMR) FFT processor using novel in-place strategy
    Jo, BG
    Sunwoo, MH
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (05) : 911 - 919
  • [10] A novel addressing algorithm of radix-2 FFT using single-bank dual-port memory
    Kaya, Zeynep
    Seke, Erol
    [J]. CIRCUIT WORLD, 2022, 48 (01) : 64 - 70