On-Chip Bus Protection against Soft Errors

被引:2
|
作者
Mach, Jan [1 ]
Kohutka, Lukas [2 ]
Cicak, Pavel [1 ]
机构
[1] Slovak Univ Technol Bratislava, Inst Comp Engn & Appl Informat, Bratislava 81243, Slovakia
[2] Slovak Univ Technol Bratislava, Inst Informat Informat Syst & Software Engn, Bratislava 81243, Slovakia
关键词
processor; interconnect; memory; dependability; soft errors; ASIC; reliability; SEU;
D O I
10.3390/electronics12224706
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing performance demands for processors leveraged in mission and safety-critical applications mean that the processors are implemented in smaller fabrication technologies, allowing a denser integration and higher operational frequency. Besides that, these applications require a high dependability and robustness level. The properties that provide higher performance also lead to higher susceptibility to transient faults caused by radiation. Many approaches exist for protecting individual processor cores, but the protection of interconnect buses is studied less. This paper describes the importance of protecting on-chip bus interconnects and reviews existing protection approaches used in processors for mission and safety-critical processors. The protection approaches are sorted into three groups: information, temporal, and spatial redundancy. Because the final selection of the protection approach depends on the use case and performance, power, and area demands, the three groups are compared according to their fundamental properties. For better context, the review also contains information about existing solutions for protecting the internal logic of the cores and external memories. This review should serve as an entry point to the domain of protecting the on-chip bus interconnect and interface of the core.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] On-chip bus thermal analysis and optimization
    Wang, Feng
    Xie, Yuan
    Vijaykrishnan, N.
    Irwin, M. J.
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 848 - +
  • [22] On-Chip Protection of Cryptographic ICs Against Physical Side Channel Attacks
    Nagata, Makoto
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [23] Parity-based ECC and Mechanism for Detecting and Correcting Soft Errors in On-Chip Communication
    Dang, Khanh N.
    Tran, Xuan-Tu
    2018 IEEE 12TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2018), 2018, : 154 - 161
  • [24] On-chip ESD protection for RFICS
    Rosenbaum, Elyse
    Hyvonen, Sami
    RADIO DESIGN IN NANOMETER TECHNOLOGIES, 2006, : 173 - +
  • [25] Simultaneous on-chip bus synthesis and voltage scaling under random on-chip data traffic
    Pandey, Sujan
    Glesner, Manfred
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (10) : 1111 - 1124
  • [26] The Proposed On-Chip Bus System with GALDS Topology
    Choi, Chang-Won
    Wee, Jae-Kyung
    Yeon, Gyu-Sung
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 292 - +
  • [27] On-Chip Bus Design for HDTV SoC Decoder
    Yi Zhiqiang
    Li Yun
    2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [28] On-Chip Bus Signaling Using Passive Compensation
    Zhang, Yulei
    Zhang, Ling
    Deutsch, Alina
    Katopis, George A.
    Dreps, Daniel M.
    Buckwalter, James F.
    Kuh, Ernest S.
    Cheng, Chung-Kuan
    2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 29 - +
  • [29] Joint equalization and coding for on-chip bus communication
    Sridhara, Srinivasa R.
    Balamurugan, Ganesh
    Shanbhag, Naresh R.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (03) : 314 - 318
  • [30] Asynchronous reorder buffer for asynchronous on-chip bus
    Jung, EG
    Har, DS
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (12) : 2391 - 2394