Design of soft-error resilient SRAM cell with high read and write stability for robust operations

被引:11
作者
Kumar, Sandeep [1 ]
Mukherjee, Atin [1 ]
机构
[1] Natl Inst Technol Rourkela, Dept Elect & Commun Engn, Rourkela, India
关键词
Critical charge; Single-event upset; Single-event double node upset; Soft errors; Robustness; Stability; NODE UPSET RECOVERY; LOW-POWER;
D O I
10.1016/j.aeue.2023.154719
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a highly robust 16 transistor soft-error resilient SRAM cell (SERSC-16T) to provide complete resilience to single event upsets (SEU). The proposed cell is complete resilient to SEU at any sensitive node and also shows recovery from the double-node-upset to its fixed internal node pair. Owing to its separate read path through an internal node, the proposed cell offers the highest read-stability, 6.8 times higher than the state-of-the-art cell RHD-14T. The proposed cell also shows the fastest write operation and its write access time is 1.6 times less compared to the recently proposed cell SCCS-18T. In addition, the proposed cell has 1.7-times higher write stability compared to state-of-the-art cell HP-12T. The SERSC-16T cell also shows moderate leakage power dissipation, which is 1.5 times less compared to the SCCS-18T cell. Moreover, the proposed cell shows the best figure of merit and the most negligible probability of SEU occurrence among all state of the art radiation hardened SRAM cells.
引用
收藏
页数:10
相关论文
共 34 条
[1]   Pseudo differential multi-cell upset immune robust SRAM cell for ultra-low power applications [J].
Ahmad, Sayeed ;
Alam, Naushad ;
Hasan, Mohd. .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 83 :366-375
[2]   Highly reliable bio-inspired spintronic/CNTFET multi-bit per cell nonvolatile memory [J].
Amirany, Abdolah ;
Jafari, Kian ;
Moaiyeri, Mohammad Hossein .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 158
[3]   Basic mechanisms and modeling of single-event upset in digital microelectronics [J].
Dodd, PE ;
Massengill, LW .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2003, 50 (03) :583-602
[4]   Design and Evaluation of Low-Complexity Radiation Hardened CMOS Latch for Double-Node Upset Tolerance [J].
Guo, Jing ;
Liu, Shanshan ;
Zhu, Lei ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (06) :1925-1935
[5]   Soft Error Hardened Memory Design for Nanoscale Complementary Metal Oxide Semiconductor Technology [J].
Guo, Jing ;
Xiao, Liyi ;
Wang, Tianqi ;
Liu, Shanshan ;
Wang, Xu ;
Mao, Zhigang .
IEEE TRANSACTIONS ON RELIABILITY, 2015, 64 (02) :596-602
[6]   Novel Low-Power and Highly Reliable Radiation Hardened Memory Cell for 65 nm CMOS Technology [J].
Guo, Jing ;
Xiao, Liyi ;
Mao, Zhigang .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (07) :1994-2001
[7]   A Method in Quality Engineering and Its Application [J].
Wang Jinyu ;
Fan Youjing .
PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON INDUSTRIAL ENGINEERING AND ENGINEERING MANAGEMENT, VOLS A-C, 2008, :129-133
[8]   Quadruple Cross-Coupled Latch-Based 10T and 12T SRAM Bit-Cell Designs for Highly Reliable Terrestrial Applications [J].
Jiang, Jianwei ;
Xu, Yiran ;
Zhu, Wenyi ;
Xiao, Jun ;
Zou, Shichang .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) :967-977
[9]   Low power and robust memory circuits with asymmetrical ground gating [J].
Jiao, Hailong ;
Qiu, Yongmin ;
Kursun, Volkan .
MICROELECTRONICS JOURNAL, 2016, 48 :109-119
[10]   A triple-node upset self-healing latch for high speed and robust operation in radiation-prone harsh-environment [J].
Kumar, Sandeep ;
Mukherjee, Atin .
MICROELECTRONICS RELIABILITY, 2022, 139