Investigation of CDM ESD Protection Capability Among Power-Rail ESD Clamp Circuits in CMOS ICs With Decoupling Capacitors

被引:3
作者
Huang, Yi-Chun [1 ]
Ker, Ming-Dou [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
Electrostatic discharges; Clamps; Logic gates; MOS devices; Simulation; Length measurement; Resistance; Electrostatic discharge (ESD); power-rail ESD clamp circuit; charged-device model (CDM); very-fast transmission line pulse (VF-TLP); decoupling capacitor; DESIGN;
D O I
10.1109/JEDS.2022.3228859
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The power-rail electrostatic discharge (ESD) clamp circuits have been widely used in CMOS integrated circuits (ICs) to provide effective discharging paths for on-chip ESD protection design. Among all ESD events, the most serious threat is posed to ICs by the charged-device model (CDM), as compared with other ESD models. In this work, the CDM ESD protection capability among different power-rail ESD clamp circuits was studied and analyzed with the very-fast transmission line pulse (VF-TLP) and all the measurements are performed at room temperature. The combinations of power-rail ESD clamp circuits with internal circuits together, which are realized by ring oscillator and different decoupling capacitors, were fabricated in the 0.18-mu m CMOS technology with the 1.8-V devices to further investigate their overall CDM ESD robustness under chip-level field-induced CDM (FI-CDM) ESD stress. The investigation result of this work is helpful to provide the best selection on the power-rail ESD clamp circuit for on-chip CDM protection design in CMOS ICs.
引用
收藏
页码:84 / 94
页数:11
相关论文
共 13 条
[1]  
[Anonymous], 2018, JS0022018 ESD ANSIES
[2]  
Chaudhry I., 2016, 2016 38 ELECT OVERST, P1, DOI [10.1109/EOSESD.2016.7592548, DOI 10.1109/EOSESD.2016.7592548]
[3]   Active ESD protection circuit design against charged-device-model ESD event in CMOS integrated circuits [J].
Chen, Shih-Hung ;
Ker, Ming-Dou .
MICROELECTRONICS RELIABILITY, 2007, 47 (9-11) :1502-1505
[4]  
Chu C., 2009, PROC 31 EOSESD S, P1
[5]   Stacking-MOS Protection Design for Interface Circuits Against Cross-Domain CDM ESD Stresses [J].
Hsueh, Cheng-Yun ;
Ker, Ming-Dou .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (04) :1461-1470
[6]   Study on CDM ESD Robustness Among On-Chip Decoupling Capacitors in CMOS Integrated Circuits [J].
Huang, Yi-Chun ;
Ker, Ming-Dou .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 :881-890
[7]  
Juliano P. A., 2001, IEEE Transactions on Device and Materials Reliability, V1, P95, DOI 10.1109/7298.956702
[8]   Whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits for submicron CMOS VLSI [J].
Ker, MD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (01) :173-183
[9]   Design on the low-leakage diode string for using in the power-rail ESD clamp circuits in a 0.35-μm silicide CMOS process [J].
Ker, MD ;
Lo, WY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (04) :601-611
[10]   On-chip ESD protection design by using polysilicon diodes in CMOS process [J].
Ker, MD ;
Chen, TY ;
Wang, TH ;
Wu, CY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :676-686