SiC trench MOSFET with dual shield gate and optimized JFET layer for improved dynamic performance and safe operating area capability

被引:0
作者
Zhang, Jin-Ping [1 ,2 ]
Chen, Wei [1 ]
Chen, Zi-Xun [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Device, Chengdu 610054, Peoples R China
[2] Univ Elect Sci & Technol China, Chongqing Inst Microelect Ind Technol, Chongqing 401331, Peoples R China
基金
中国博士后科学基金;
关键词
SiC trench MOSFET; switching power loss; figure of merit; safe operating area; 85.30.De; 73.40.Qv; 85.30.Tv; 51.50.+v; SPLIT-GATE;
D O I
10.1088/1674-1056/acdc8d
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A novel silicon carbide (SiC) trench metal-oxide-semiconductor field-effect transistor (MOSFET) with a dual shield gate (DSG) and optimized junction field-effect transistor (JFET) layer (ODSG-TMOS) is proposed. The combination of the DSG and optimized JFET layer not only significantly improves the device's dynamic performance but also greatly enhances the safe operating area (SOA). Numerical analysis is carried out with Silvaco TCAD to study the performance of the proposed structure. Simulation results show that comparing with the conventional asymmetric trench MOSFET (Con-ATMOS), the specific on-resistance (R on,sp) is significantly reduced at almost the same avalanche breakdown voltage (BV av). Moreover, the DSG structure brings about much smaller reverse transfer capacitance (C rss) and input capacitance (C iss), which helps to reduce the gate-drain charge (Q gd) and gate charge (Q g). Therefore, the high frequency figure of merit (HFFOM) of R on,sp & sdot; Q gd and R on,sp & sdot; Q g for the proposed ODSG-TMOS are improved by 83.5% and 76.4%, respectively. The switching power loss of the proposed ODSG-TMOS is 77.0% lower than that of the Con-ATMOS. In addition, the SOA of the proposed device is also enhanced. The saturation drain current (I d,sat) at a gate voltage (V gs) of 15 V for the ODSG-TMOS is reduced by 17.2% owing to the JFET effect provided by the lower shield gate (SG) at a large drain voltage. With the reduced I d,sat, the short-circuit withstand time is improved by 87.5% compared with the Con-ATMOS. The large-current turn-off capability is also improved, which is important for the widely used inductive load applications.
引用
收藏
页数:8
相关论文
共 18 条
[1]  
[Anonymous], 2015, ATLAS US MAN DEV SIM
[2]  
Baliga B.J., 2008, FUNDAMENTALS POWER S
[3]   Investigation and Failure Mode of Asymmetric and Double Trench SiC mosfets Under Avalanche Conditions [J].
Deng, Xiaochuan ;
Zhu, Hao ;
Li, Xuan ;
Tong, Xing ;
Gao, Shufeng ;
Wen, Yi ;
Bai, Song ;
Chen, Wanjun ;
Zhou, Kun ;
Zhang, Bo .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (08) :8524-8531
[4]  
Jheng-Yi Jiang, 2019, 2019 Electron Devices Technology and Manufacturing Conference (EDTM), P401, DOI 10.1109/EDTM.2019.8731332
[5]   SiC Trench MOSFET With Shielded Fin-Shaped Gate to Reduce Oxide Field and Switching Loss [J].
Jiang, Huaping ;
Wei, Jin ;
Dai, Xiaoping ;
Ke, Maolong ;
Deviny, Ian ;
Mawby, Philip .
IEEE ELECTRON DEVICE LETTERS, 2016, 37 (10) :1324-1327
[6]   Material science and device physics in SiC technology for high-voltage power devices [J].
Kimoto, Tsunenobu .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
[7]  
Nakamura T, 2011, 2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)
[8]   690V, 1.00 mΩcm2 4H-SiC Double-Trench MOSFETs [J].
Nakano, Y. ;
Nakamura, R. ;
Sakairi, H. ;
Mitani, S. ;
Nakamura, T. .
SILICON CARBIDE AND RELATED MATERIALS 2011, PTS 1 AND 2, 2012, 717-720 :1069-1072
[9]  
Peters D., 2017, PCIM Europe 2017
[10]  
International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, P1