Machine Learning-Assisted Compact Modeling of W-Doped Indium Oxide Channel Transistor for Back-End-of-Line Applications

被引:6
作者
Choe, Gihun [1 ]
Kwak, Jungyoun [1 ]
Yu, Shimeng [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
Index Terms-Compact model; emerging device; machine learning (ML); neural network (NN); oxide channel transistor; SPICE;
D O I
10.1109/TED.2023.3296715
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Machine learning (ML)-assisted compact modeling framework is proposed for design-technology co-optimization (DTCO) of W-doped indium oxide (IWO) channel transistor. The IWO transistor is modeled based on experimentally calibrated technology computer-aided-design (TCAD) simulations to generate datasets for neural network (NN) training and testing. The fit ML model is simulated under various structural parameters (gate length, and width) and voltage conditions (gate voltage and drain voltage). On the one hand, two NNs are designed for current-voltage (I-V) and capacitance-voltage (C-V) predictions, and after training and evaluation, the Python-based NNs with trained weights and biases are ported into a compact model based on Verilog-A format. The accuracy of ML-assisted compact model is verified by comparing the results from SPICE and TCAD mixed-mode simulations for back-end-of-line (BEOL) applications such as 3-D inverter and 2T gain cell memory. This ML framework introduces a new approach for the DTCO of emerging devices, providing an efficient and accurate method to model and optimize their behavior while significantly reducing design iterations and time consumption.
引用
收藏
页码:231 / 238
页数:8
相关论文
共 18 条
  • [1] [Anonymous], 2021, VIRT DES ENV US GUID
  • [2] [Anonymous], 2022, Sentaurus device user guide version T-202203
  • [3] Chakraborty W., 2020, PROC IEEE S VLSI TEC, P1
  • [4] Choe G., 2022, PROC IEEE S VLSI TEC, P336, DOI [10.1109/VLSITechnologyandCir46769.2022.9830392, DOI 10.1109/VLSITECHNOLOGYANDCIR46769.2022.9830392]
  • [5] Back-End-of-Line Compatible Transistors for Monolithic 3-D Integration
    Datta, Suman
    Dutta, Sourav
    Grisafe, Benjamin
    Smith, Jeff
    Srinivasa, Srivatsa
    Ye, Huacheng
    [J]. IEEE MICRO, 2019, 39 (06) : 8 - 15
  • [6] AN INTEGRAL CHARGE CONTROL MODEL OF BIPOLAR TRANSISTORS
    GUMMEL, HK
    POON, HC
    [J]. BELL SYSTEM TECHNICAL JOURNAL, 1970, 49 (05): : 827 - +
  • [7] Deep-Learning-Assisted Physics-Driven MOSFET Current-Voltage Modeling
    Kao, Ming-Yen
    Kam, H.
    Hu, Chenming
    [J]. IEEE ELECTRON DEVICE LETTERS, 2022, 43 (06) : 974 - 977
  • [8] A Simple Semiempirical Short-Channel MOSFET Current-Voltage Model Continuous Across All Regions of Operation and Employing Only Physical Parameters
    Khakifirooz, Ali
    Nayfeh, Osama M.
    Antoniadis, Dimitri
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (08) : 1674 - 1680
  • [9] Patients' spiritual concerns and needs and how to address them during advance care planning conversations: Healthcare chaplains' perspectives
    Kwak, Jung
    Bang, So Hyeon
    Rajagopal, Shilpa
    Dronamraju, Neha
    Handzo, George
    Hughes, Brian P.
    [J]. PALLIATIVE & SUPPORTIVE CARE, 2024, 22 (01) : 49 - 56
  • [10] Liu W., 2011, BSIM4 and MOSFET Modeling for IC Simulation, DOI DOI 10.1142/6158