Architectural Radiation Hardening of CMOS Power Management Circuits through Bias Tuning

被引:0
作者
Koli, Gauri [1 ]
Nguyen, Liam [1 ]
Kitchen, Jennifer [1 ]
机构
[1] Arizona State Univ, Sch Elect Comp & Energy Engn, Tempe, AZ 85281 USA
来源
2023 IEEE 41ST VLSI TEST SYMPOSIUM, VTS | 2023年
关键词
Calibration; CMOS; analog; power management; radiation hardened; space electronics;
D O I
10.1109/VTS56346.2023.10140031
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Within the space electronics industry, several strategies have been implemented to mitigate heavy ion, neutron, and proton induced radiation effects in CMOS processes, including radiation through process technology alterations and through circuit design, layout, and architecture. In this work, a new method is proposed that adaptively calibrates integrated analog circuits in CMOS bulk technology through bias tuning to create a radiation hardened system. In this technique, the device parameters that vary due to total ionizing dose radiation are monitored using built-in-self-test circuitry. These monitored parameters are used to tune and calibrate circuit level performance parameters. This work analyzes the TID radiation induced performance shifts in three critical power management circuits and uses bias tune in each circuit to recover circuit performance. The three circuits include: a ring oscillator, a bandgap voltage reference, and a non-overlap (dead-time) clock generator.
引用
收藏
页数:8
相关论文
共 16 条
[1]  
Abuelnasr A., 2020, IEEE INT SYMP CIRC S, P2, DOI [10.1109/iscas45731.2020.9181166, DOI 10.1109/iscas45731.2020.9181166]
[2]  
[Anonymous], 2019, IEEE T IND INFORM, DOI DOI 10.1109/TII.2018.2869843
[3]   A CMOS bandgap reference circuit with sub-1-V operation [J].
Banba, H ;
Shiga, H ;
Umezawa, A ;
Miyaba, T ;
Tanzawa, T ;
Atsumi, S ;
Sakui, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :670-674
[4]   Single-Event Transient and Total Dose Response of Precision Voltage Reference Circuits Designed in a 90-nm SiGe BiCMOS Technology [J].
Cardoso, Adilson S. ;
Chakraborty, Partha S. ;
Karaulac, Nedeljko ;
Fleischhauer, David M. ;
Lourenco, Nelson E. ;
Fleetwood, Zachary E. ;
Omprakash, Anup P. ;
England, Troy D. ;
Jung, Seungwoo ;
Najafizadeh, Laleh ;
Roche, Nicolas J. -H. ;
Khachatrian, Ani ;
Warner, Jeffrey H. ;
McMorrow, Dale ;
Buchner, Stephen P. ;
Zhang, En Xia ;
Zhang, Cher Xuan ;
McCurdy, Michael W. ;
Reed, Robert A. ;
Fleetwood, Daniel M. ;
Paki-Amouzou, Pauline ;
Cressler, John D. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (06) :3210-3217
[5]   Evaluation of Point of Load Converters for Space Computational Loads [J].
Cook, Thomas ;
Phillips, Aidan ;
Siak, Christopher ;
George, Alan D. ;
Grainger, Brandon M. .
2020 IEEE AEROSPACE CONFERENCE (AEROCONF 2020), 2020,
[6]   Multiple bit upset tolerant memory using a selective cycle avoidance based SEC-DED-DAEC code [J].
Dutta, Avijit ;
Touba, Nur A. .
25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, :349-+
[7]   Modeling the Non-Uniform Distribution of Radiation-Induced Interface Traps [J].
Esqueda, Ivan S. ;
Barnaby, Hugh J. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (04) :723-727
[8]   Enhanced Radiation-Induced Narrow Channel Effects in Commercial 0.18 μm Bulk Technology [J].
Gaillardin, Marc ;
Goiffon, Vincent ;
Girard, Sylvain ;
Martinez, Martial ;
Magnan, Pierre ;
Paillet, Philippe .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (06) :2807-2815
[9]   A Highly Robust and Low-Power Real-Time Double Node Upset Self-Healing Latch for Radiation-Prone Applications [J].
Kumar, Sandeep ;
Mukherjee, Atin .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (12) :2076-2085
[10]   Improving Integrated Circuit Performance Through the Application of Hardness-by-Design Methodology [J].
Lacoe, Ronald C. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (04) :1903-1925