A Noniterative Supervised On-Chip Training Circuitry for Reservoir Computing Systems

被引:0
|
作者
Galan-Prado, Fabio [1 ]
Rossello, Josep L. [1 ,2 ]
机构
[1] Univ Balearic Isl, Elect Engn Grp, Ind Engn & Construct Dept, Palma De Mallorca 07122, Spain
[2] Balearic Isl Hlth Res Inst IdISBa, Palma De Mallorca 07010, Spain
关键词
Training; Reservoirs; Hardware; System-on-chip; Linear matrix inequalities; Manganese; Artificial neural networks; Edge computing; max-plus algebra; neuromorphic hardware; reservoir computing (RC); NEURAL-NETWORKS; ANALOG;
D O I
10.1109/TNNLS.2022.3201828
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Artificial neural networks (ANNs) is an exponentially growing field, mainly because of its wide range of applications to everyday life such as pattern recognition or time series forecasting. In particular, reservoir computing (RC) arises as an optimal computational framework suited for temporal/sequential data analysis. The direct on-silicon implementation of RCs may help to minimize power and maximize processing speed, that is especially relevant in edge intelligence applications where energy storage is considerably restricted. Nevertheless, most of the RC hardware solutions present in the literature perform the training process off-chip at the server level, thus increasing processing time and overall power dissipation. Some studies integrate both learning and inference on the same chip, although these works are normally oriented to implement unsupervised learning (UL) with a lower expected accuracy than supervised learning (SL), or propose iterative solutions (with a subsequent higher power consumption). Therefore, the integration of RC systems including both inference and a fast noniterative SL method is still an incipient field. In this article, we propose a noniterative SL methodology for RC systems that can be implemented on hardware either sequentially or fully parallel. The proposal presents a considerable advantage in terms of energy efficiency (EE) and processing speed if compared to traditional off-chip methods. In order to prove the validity of the model, a cyclic echo state NN with on-chip learning capabilities for time series prediction has been implemented and tested in a field-programmable gate array (FPGA). Also, a low-cost audio processing method is proposed that may be used to optimize the sound preprocessing steps.
引用
收藏
页码:4097 / 4109
页数:13
相关论文
empty
未找到相关数据