A Cryo-CMOS, Low-Power, Low-Noise, Phase-Locked Loop Design for Quantum Computers

被引:2
作者
Xin, Kewei [1 ]
Lai, Mingche [1 ]
Lv, Fangxu [1 ]
Guo, Kaile [1 ]
Pang, Zhengbin [1 ]
Xu, Chaolong [1 ]
Zhang, Geng [1 ]
Wang, Wenchen [1 ]
Li, Meng [1 ]
机构
[1] Natl Univ Def Technol, Coll Comp Sci & Technol, Changsha 410000, Peoples R China
基金
中国国家自然科学基金;
关键词
Cryo-CMOS; quantum computers; phase-locked loop; F-CLASS VCO; power filter; tail resistor; differential charge pump; ISF; OSCILLATOR; FIDELITY;
D O I
10.3390/electronics12153237
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper analyzes the performance requirements that need to be met by a clock generator applied to a low-temperature quantum computer and analyzes the negative effects on the clock generator circuit under low-temperature conditions. In order to meet the performance requirements proposed in this paper and suppress the negative effects brought about by the low temperature, a clock generator for ultra-low-temperature quantum computing is designed. This clock generator is designed by using F-CLASS Voltage Controlled Oscillator (VCO), power filter, tail resistor, differential charge pump, and other techniques. And the noise characteristics of the clock generator are analyzed by Impulse Sensitive Function (ISF) and simulation results. After simulation tests, the average power consumption of the clock generator designed in this paper is 7 mW, the phase noise is -121 dBc/Hz@1 MHz, and the jitter is 62 fs. The performance of the clock generator meets the performance requirements proposed in this paper, and the reduction in the corner frequency proves that the circuit will have better performance at low temperatures.
引用
收藏
页数:16
相关论文
共 38 条
[1]   Pure dephasing in flux qubits due to flux noise with spectral density scaling as 1/fα [J].
Anton, S. M. ;
Mueller, C. ;
Birenbaum, J. S. ;
O'Kelley, S. R. ;
Fefferman, A. D. ;
Golubev, D. S. ;
Hilton, G. C. ;
Cho, H. -M. ;
Irwin, K. D. ;
Wellstood, F. C. ;
Schoen, Gerd ;
Shnirman, A. ;
Clarke, John .
PHYSICAL REVIEW B, 2012, 85 (22)
[2]   The role of master clock stability in quantum information processing [J].
Ball, Harrison ;
Oliver, William D. ;
Biercuk, Michael J. .
NPJ QUANTUM INFORMATION, 2016, 2
[3]   An easy-to-use mismatch model for the MOS transistor [J].
Croon, JA ;
Rosmeulen, M ;
Decoutere, S ;
Sansen, W ;
Maes, HE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (08) :1056-1064
[4]   ac Flux Sweet Spots in Parametrically Modulated Superconducting Qubits [J].
Didier, Nicolas ;
Sete, Eyob A. ;
Combes, Joshua ;
da Silva, Marcus P. .
PHYSICAL REVIEW APPLIED, 2019, 12 (05)
[5]   SIMULATING PHYSICS WITH COMPUTERS [J].
FEYNMAN, RP .
INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 1982, 21 (6-7) :467-488
[6]   A Cryo-CMOS PLL for Quantum Computing Applications [J].
Gong, Jiang ;
Charbon, Edoardo ;
Sebastiano, Fabio ;
Babaie, Masoud .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (05) :1362-1375
[7]   High-Order Noise Filtering in Nontrivial Quantum Logic Gates [J].
Green, Todd ;
Uys, Hermann ;
Biercuk, Michael J. .
PHYSICAL REVIEW LETTERS, 2012, 109 (02)
[8]   Arbitrary quantum control of qubits in the presence of universal noise [J].
Green, Todd J. ;
Sastrawan, Jarrah ;
Uys, Hermann ;
Biercuk, Michael J. .
NEW JOURNAL OF PHYSICS, 2013, 15
[9]  
Grover L. K., 1996, Proceedings of the Twenty-Eighth Annual ACM Symposium on the Theory of Computing, P212, DOI 10.1145/237814.237866
[10]   A general theory of phase noise in electrical oscillators [J].
Hajimiri, A ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) :179-194