DPLL-Based VRO of Time-to-Digital Converter

被引:0
|
作者
Liu, Jen-Chieh [1 ]
Chen, Yan-Xun [1 ]
机构
[1] NationalUnited Univ, Dept Elect Engn, Miaoli 36003, Taiwan
来源
IEEE SOLID-STATE CIRCUITS LETTERS | 2023年 / 6卷
关键词
Timing; Codes; Jitter; Clocks; Delays; Phase locked loops; Solid state circuits; Process; voltage; and temperature (PVT) variation; sensor; time-to-digital converter (TDC); RING OSCILLATOR; TDC; BIT;
D O I
10.1109/LSSC.2023.3242764
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A time-to-digital converter (TDC) uses a digital phase-locked loop (DPLL)-based vernier ring oscillator (VRO) (PLL-based VRO). For a VRO, the timing resolutions of the coarse-tuning process (CTP) and the fine-tuning process (FTP) have a proportional relationship under the process, voltage, and temperature (PVT) variations. The delay time (sum of rise time and fall time) of the inverter can define the timing resolutions of CTP and FTP. Therefore, the timing resolution ratio between CTP and FTP is a constant under the PVT variations. For a high timing resolution, the VRO adopts a divider (/ $M$ ) to extend the timing resolution. The DPLL can provide a specific timing resolution for the VRO, when the digitally controlled oscillator and the VRO adopt the same oscillator's schemes. This 14-bit TDC was fabricated in a 90-nm CMOS process. The measured timing resolution is 18 ps at $M\,\,=$ 10. The TDC input ranged from 1 to 206 ns and the power consumption was 2.5 mW.
引用
收藏
页码:45 / 48
页数:4
相关论文
共 50 条
  • [1] An adaptive wide-range Time-to-Digital Converter with flexible resolution for DPLL applications
    Lu, Ping
    Chen, Minhan
    Desai, Shaishav
    2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022), 2022,
  • [2] TIME-TO-DIGITAL CONVERTER
    POZAR, F
    NUCLEAR INSTRUMENTS & METHODS, 1969, 74 (02): : 315 - &
  • [3] Algorithmic Time-to-Digital Converter
    Keranen, Pekka
    Kostamovaara, Juha
    2013 NORCHIP, 2013,
  • [4] A MULTIRANGE TIME-TO-DIGITAL CONVERTER
    ZINOV, VG
    MARIN, NA
    SELIKOV, AV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1993, 36 (06) : 891 - 893
  • [5] A MULTISTOP TIME-TO-DIGITAL CONVERTER
    FESTA, E
    SELLEM, R
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH, 1981, 188 (01): : 99 - 104
  • [6] A time-to-digital converter based on time-space relationship
    Li, Lin
    Zhou, Wei
    Wang, Fengwei
    Ou, Xiaojuan
    Ding, Ning
    Zou, Chengzbi
    Yu, Ming
    PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM-JOINTLY WITH THE 21ST EUROPEAN FREQUENCY AND TIME FORUM, VOLS 1-4, 2007, : 815 - 819
  • [7] A Time-to-Digital Converter Based on a Digitally Controlled Oscillator
    Cadeddu, S.
    Aloisio, A.
    Ameli, F.
    Bifulco, P.
    Bocci, V.
    Casu, L.
    Giordano, R.
    Izzo, V.
    Lai, A.
    Loi, A.
    Mastroianni, S.
    2016 IEEE-NPSS REAL TIME CONFERENCE (RT), 2016,
  • [8] A Time-to-Digital Converter Based on a Digitally Controlled Oscillator
    Cadeddu, Sandro
    Aloisio, Alberto
    Ameli, Fabrizio
    Bocci, Valerio
    Casu, Luigi
    Giordano, Raffaele
    Izzo, Vincenzo
    Lai, Adriano
    Loi, Angelo
    Mastroianni, Stefano
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (08) : 2441 - 2448
  • [9] A Digital PLL With a Stochastic Time-to-Digital Converter
    Kratyuk, Volodymyr
    Hanumolu, Pavan Kumar
    Ok, Kerem
    Moon, Un-Ku
    Mayaram, Kartikeya
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) : 1612 - 1621
  • [10] Arithmetic reasoning in DPLL-based SAT solving
    Wedler, M
    Stoffel, D
    Kunz, W
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 30 - 35