Impact of High-temperature and Interface Traps on Performance of a Junctionless Tunnel FET

被引:5
作者
Routh, Sujay [1 ]
Deb, Deepjyoti [1 ]
Baruah, Ratul Kumar [1 ]
Goswami, Rupam [1 ]
机构
[1] Tezpur Univ, Dept ECE, Tezpur, Assam, India
关键词
Analog applications; High-temperature; Junctionless Tunnel FET (JL-TFET); Non-Local Band to band tunneling (BTBT); p-i-n SOI-TFET; Gate-separation length; RANDOM TELEGRAPH NOISE; FIELD-EFFECT TRANSISTOR; ANALOG/RF; CHARGES; DEVICE; SRAM;
D O I
10.1007/s12633-022-02191-8
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Junctionless transistor (JLT) which does not have a PN junction in the source-channel-drain path, is reported to have a lower OFF-state current and therefore is more scalable to lower channel lengths compared to a conventional MOSFET, moreover a JLT also offers easy fabrication steps. Tunnel FET (TFET) provides a theoretically possible limit of subthreshold swing (SS) and has applicability for low-power electronics. Combining junctionless technology in a TFET (JL-TFET), the possible application of the device is looked into, for further low-power and high-temperature applications. This work analyses the performances of a JL-TFET for high-temperature applications and the same is compared with a conventional p-i-n siliconon-insulator tunnel field effect transistor (p-i-n SOI-TFET). Using calibrated technology computer-aided design (TCAD) simulations, analog circuit performance parameters like ON-state to OFF-state current ratio ( I-ON/I-OFF), subthreshold slope (SS), transconductance ( G(m)), gate-to-source capacitance ( C-GS), gate-to-drain capacitance ( C-GD), and cut-off frequency ( f T) etc. are analyzed for temperatures till 500 K. ON-state current of JL-TFET increases in the order of hundreds of mu A/mu m at high temperatures, whereas p- i-n SOI-TFET shows lesser temperature sensitivity. JL-FET is more applicable to low-power applications, whereas a p-i-n SOI-TFET has more suitability for high-speed applications. Dual material technology adoption helps in improving the ambipolar behavior of the device. Analysis of interface traps is carried out in this architecture where the concentration, energy positions, and energy width of the distribution of acceptor-like and donor-like traps at the interface of semiconductor and oxide are also evaluated.
引用
收藏
页码:2703 / 2714
页数:12
相关论文
共 50 条
  • [1] Impact of High-temperature and Interface Traps on Performance of a Junctionless Tunnel FET
    Sujay Routh
    Deepjyoti Deb
    Ratul Kumar Baruah
    Rupam Goswami
    Silicon, 2023, 15 : 2703 - 2714
  • [2] A Planar Junctionless FET Using SiC With Reduced Impact of Interface Traps: Proposal and Analysis
    Singh, Jaspreet
    Kumar, Mamidala Jagadesh
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (11) : 4430 - 4434
  • [3] High-Temperature Performance of Silicon Junctionless MOSFETs
    Lee, Chi-Woo
    Borne, Adrien
    Ferain, Isabelle
    Afzalian, Aryan
    Yan, Ran
    Akhavan, Nima Dehdashti
    Razavi, Pedram
    Colinge, Jean-Pierre
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (03) : 620 - 625
  • [4] High-Temperature Effects on Device Performance of A Junctionless Transistor
    Baruah, Ratul Kumar
    Paily, Roy P.
    2012 INTERNATIONAL CONFERENCE ON EMERGING ELECTRONICS (ICEE), 2012,
  • [5] A Study on Dual Dielectric Pocket Heterojunction SOI Tunnel FET Performance and Flicker Noise Analysis in Presence of Interface Traps
    Das, Debika
    Chakraborty, Ujjal
    SILICON, 2021, 13 (03) : 787 - 798
  • [6] Performance estimation of sub-30 nm junctionless tunnel FET (JLTFET)
    Bal, Punyasloka
    Akram, M. W.
    Mondal, Partha
    Ghosh, Bahniman
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2013, 12 (04) : 782 - 789
  • [7] Study of temperature effect on junctionless Si nanotube FET concerning analog/RF performance
    Tayal, Shubham
    Nandi, Ashutosh
    CRYOGENICS, 2018, 92 : 71 - 75
  • [8] Performance Assessment of a Junctionless Heterostructure Tunnel FET Biosensor Using Dual Material Gate
    Xie, Haiwu
    Liu, Hongxia
    MICROMACHINES, 2023, 14 (04)
  • [9] Impact of interface trap charges on dopingless tunnel FET for enhancement of linearity characteristics
    Chandan, Bandi Venkata
    Nigam, Kaushal
    Sharma, Dheeraj
    Pandey, Sunil
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2018, 124 (07):
  • [10] High-power and high-temperature FET technology
    Chern, JH
    Hwu, RJ
    Sadwick, LP
    TERAHERTZ AND GIGAHERTZ ELECTRONICS AND PHOTONICS II, 2000, 4111 : 232 - 246