A digital delay locked loop with a monotonic delay line

被引:0
|
作者
Liu, Jen-Chieh [1 ]
Yang, Chuan [1 ]
机构
[1] Natl United Univ, Dept Elect Engn, Miaoli, Taiwan
关键词
clocks; integrated circuits; digital integrated circuits;
D O I
10.1049/ell2.12837
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a digital delay locked loop (DLL) with a monotonic delay line (DL). This DLL adopts the calibration mode to reduce the non-monotonic effects for the coarse-tuning delay line (CTDL) and the fine-tuning delay line (FTDL). The calibration mode detects the delay time of the delay unit, the timing resolution of CTDL, to adjust the delay range of the FTDL. Thus, the calibration mode can limit the overlap range of the delay time between the CTDL and the FTDL. The proposed DLL was implemented using a 0.18-mu m CMOS process, and the RMS and the peak-to-peak jitters of the DLL were 0.21% and 1.72%, respectively, at 560 MHz.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] A Dual-Loop Delay Locked Loop with Multi Digital Delay Lines for GHz DRAMs
    Moon, Jinyeong
    Lee, Hye-young
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 313 - 316
  • [2] A Delay-Locked Loop with Digital Background Calibration
    Lin, Wei-Ming
    Teng, Kuang-Fu
    Liu, Shen-Iuan
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 317 - 320
  • [3] Hybrid DPWM with digital delay-locked loop
    Yousefzadeh, Vahid
    Takayama, Toru
    Maksimovic, Dragan
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON COMPUTERS IN POWER ELECTRONICS, 2006, : 142 - +
  • [4] Delay Locked Loop with linear delay element
    Jovanovic, G
    Stojcev, M
    Krstic, D
    Telsiks 2005, Proceedings, Vols 1 and 2, 2005, : 397 - 400
  • [5] Low Power Delay Locked Loop with All Digital Controlled SAR Delay Cell
    Kuo, Ko-Chi
    Chang, Chung-Yuan
    Li, Si-Hsien
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 120 - 123
  • [6] Design and analysis of a jitter-tolerant digital delay-locked-loop based fraction-of-clock delay line
    Burnham, JR
    Yeh, GK
    Sun, E
    Yang, CKK
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 352 - 353
  • [7] Chaos in delay locked loop
    Wang, Ping-Ying
    Chou, C-H
    Kao, Hsueh-Wu
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 229 - +
  • [8] A register controlled delay locked loop using a TDC and a new fine delay line scheme
    Shim, Yong
    Jo, Youngkwon
    Kim, Soohwan
    Kim, Suki
    Cho, Kwangjun
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3922 - +
  • [9] High-resolution time interpolator based on a delay locked loop and an RC delay line
    High Energy Physics, 1000 Lisbon, Portugal
    不详
    IEEE J Solid State Circuits, 10 (1360-1366):
  • [10] A high-resolution time interpolator based on a delay locked loop and an RC delay line
    Mota, M
    Christiansen, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (10) : 1360 - 1366