A Scalable Wear Leveling Technique for Phase Change Memory

被引:0
作者
Xu, Wang [1 ]
Koren, Israel [1 ]
机构
[1] Univ Massachusetts Amherst, ECE Dept, Amherst, MA 01003 USA
关键词
PCM; wear leveling; scalability; PCM;
D O I
10.1145/3631146
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Phase Change Memory (PCM), one of the recently proposed non-volatile memory technologies, has been suffering from lowwrite endurance. For example, a single-layer PCM cell could only be written approximately 10(8)x. This limits the lifetime of a PCM-basedmemory to a fewdays rather than yearswhenmemory-intensive applications are running. Wear leveling techniques have been proposed to improve the write endurance of a PCM. Among those techniques, the region-based start-gap (RBSG) scheme is widely cited as achieving the highest lifetime. Based on our experiments, RBSG can achieve 97% of the ideal lifetime, but only for relatively small memory sizes (e.g., 8-32GB). As the memory size goes up, RBSG becomes less effective and its expected percentage of the ideal lifetime reduces to less than 57% for a 2TB PCM. In this article, we propose a table-based wear leveling scheme called block grouping to enhance the write endurance of a PCM with a negligible overhead. Our research results show that with a proper configuration and adoption of partial writes (writing back only 64B subblocks instead of a whole row to the PCM arrays) and internal row shift (shifting the subblocks in a row periodically so no subblock in a row will be written repeatedly), the proposed block grouping scheme could achieve 95% of the ideal lifetime on average for the Rodinia, NPB, and SPEC benchmarks with less than 1.74% performance overhead and up to 0.18% hardware overhead. Moreover, our scheme is scalable and achieves the same percentage of ideal lifetime for PCM of size from 8GB to 2TB. We also show that the proposed scheme can better tolerate memory write attacks thanWoLFRaM (Wear Leveling and Fault Tolerance for Resistive Memories) and RBSG for a PCM of size 32GB or higher. Finally, we integrate an error-correcting pointer technique into our proposed block grouping scheme to make the PCM fault tolerant against hard errors.
引用
收藏
页数:26
相关论文
共 30 条
  • [1] MFNW: An MLC/TLC Flip-N-Write Architecture
    Alsuwaiyan, Ali
    Mohanram, Kartik
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (02)
  • [2] [Anonymous], 2014, P 2014 51 ACMEDACIEE, DOI DOI 10.1109/DAC.2014.6881363
  • [3] Balasubramonian R., 2008, Lecture: DRAM Main Memory.
  • [4] An Evaluation of High-Level Mechanistic Core Models
    Carlson, Trevor E.
    Heirman, Wim
    Eyerman, Stijn
    Hur, Ibrahim
    Eeckhout, Lieven
    [J]. ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2014, 11 (03) : 127 - 151
  • [5] Che SA, 2009, I S WORKL CHAR PROC, P44, DOI 10.1109/IISWC.2009.5306797
  • [6] A 167-ps 2.34-mW Single-Cycle 64-Bit Binary Tree Comparator With Constant-Delay Logic in 65-nm CMOS
    Chuang, Pierce I-Jen
    Sachdev, Manoj
    Gaudet, Vincent C.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (01) : 160 - 171
  • [7] Dell Technologies, 2021, Dell EMC NVDIMM-N Persistent Memory: User Guide
  • [8] Ferreira AP, 2010, DES AUT TEST EUROPE, P914
  • [9] Phase-Change Memory-Towards a Storage-Class Memory
    Fong, Scott W.
    Neumann, Christopher M.
    Wong, H. -S. Philip
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (11) : 4374 - 4385
  • [10] HP Labs, 2008, CACTI