Compact Models for Simulation of On-Chip ESD Protection Networks

被引:6
作者
Rosenbaum, Elyse [1 ]
Huang, Shudong [1 ]
Drallmeier, Matthew [1 ]
Zhou, Yujie [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
Charged device model (CDM); compact models; electrostatic discharge (ESD) protection; silicon-controlled rectifier (SCR); THERMAL FAILURE; BREAKDOWN; DEVICES; RECTIFIER; SUBJECT; DESIGN; TIME;
D O I
10.1109/TED.2023.3320093
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technology scaling and increased data rates make it near impossible to achieve historic levels of electrostatic discharge (ESD) robustness. This heightens the need for pre-Si verification that a design's ESD level is above a critical value, below which the yield loss and the number of field returns are expected to be high. Transient simulation plays a role in ESD design verification and requires the availability of accurate compact models of the various semiconductor devices, which lie along the discharge path. The compact models included in a foundry process design kit (PDK) are not accurate at ESD current levels. This article describes compact models that have been developed in the ESD device research community. It reviews the measurements used to characterize ESD protection devices and acquire data for model parameter extraction. It is concluded that obtaining accurate measurement data is challenging and this impedes the widescale adoption of ESD compact models.
引用
收藏
页码:151 / 166
页数:16
相关论文
共 50 条
[31]   Silicon Photonic Microring Components for On-chip WDM Networks [J].
Van, Vien ;
Bachman, Daniel ;
Masilamani, Ashok P. .
2013 IEEE 6TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT), 2013, :99-+
[32]   A Low Latency Wormhole Router for Asynchronous On-chip Networks [J].
Song, Wei ;
Edwards, Doug .
2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, :432-438
[33]   A Stabilizing Centralized Controller for On-Chip Power Delivery Networks [J].
Riad, Joseph ;
Li, Peng ;
Sanchez-Sinencio, Edgar .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (04) :680-684
[34]   Study on ESD Protection Circuit by TCAD Simulation and TLP Experiment [J].
Li, Fuxing ;
Chai, Changchun ;
Liu, Yuqian ;
Song, Yanxing ;
Wang, Lei ;
Yang, Yintang .
MICROMACHINES, 2023, 14 (03)
[35]   Simulation of ESD Thermal Failures and Protection Strategies on System Level [J].
Scheier, Stanislav ;
zur Nieden, Friedrich ;
Arndt, Bastian ;
Frei, Stephan .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2015, 57 (06) :1309-1319
[36]   A Low-Leakage Power Clamp ESD Protection Circuit with Prolonged ESD Discharge Time and Compact Detection Network [J].
Cao, Jian ;
Ye, Zhenxu ;
Wang, Yuan ;
Lu, Guangyi ;
Zhang, Xing .
PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
[37]   Towards Efficient On-Chip Communication: A Survey on Silicon Nanophotonics and Optical Networks-on-Chip [J].
Ul Nisa, Uzmat ;
Bashir, Janibul .
JOURNAL OF SYSTEMS ARCHITECTURE, 2024, 152
[38]   Optimizing the on-chip electrostatic discharge protection device by Taguchi's methodology [J].
Huang, Shao-Chang ;
Wang, Chau-Shing ;
Chiu, Jing-Er ;
Yang, Wen-Ren ;
Chen, Ke-Horng .
MICROELECTRONICS RELIABILITY, 2022, 136
[39]   A Novel Gate-Controlled Dual Direction SCR With Enhanced Failure Current for On-Chip ESD Protection of Industry-Level Controller Area Network Bus [J].
Wang, Yang ;
Zhong, Zeyu ;
Jin, Xiangliang ;
Peng, Yan ;
Luo, Jun ;
Yang, Jun .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (06) :7615-7626
[40]   Microwave Network-Assisted Analysis and Machine Learning-Assisted Synthesis of Arbitrarily Tapped Coils and Its Application to On-Chip Ultrawideband ESD Protection Circuits [J].
Wei, Jiahao ;
Chen, Weiqi ;
Wu, Qi ;
Lu, Guangyi ;
Gao, Wei ;
Wang, Lihui ;
Li, Mei ;
Wang, Haiming .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (12) :4386-4397