Compact Models for Simulation of On-Chip ESD Protection Networks

被引:6
作者
Rosenbaum, Elyse [1 ]
Huang, Shudong [1 ]
Drallmeier, Matthew [1 ]
Zhou, Yujie [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
Charged device model (CDM); compact models; electrostatic discharge (ESD) protection; silicon-controlled rectifier (SCR); THERMAL FAILURE; BREAKDOWN; DEVICES; RECTIFIER; SUBJECT; DESIGN; TIME;
D O I
10.1109/TED.2023.3320093
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technology scaling and increased data rates make it near impossible to achieve historic levels of electrostatic discharge (ESD) robustness. This heightens the need for pre-Si verification that a design's ESD level is above a critical value, below which the yield loss and the number of field returns are expected to be high. Transient simulation plays a role in ESD design verification and requires the availability of accurate compact models of the various semiconductor devices, which lie along the discharge path. The compact models included in a foundry process design kit (PDK) are not accurate at ESD current levels. This article describes compact models that have been developed in the ESD device research community. It reviews the measurements used to characterize ESD protection devices and acquire data for model parameter extraction. It is concluded that obtaining accurate measurement data is challenging and this impedes the widescale adoption of ESD compact models.
引用
收藏
页码:151 / 166
页数:16
相关论文
共 50 条
[21]   An on-chip silicon compact triplexer based on cascaded tilted multimode interference couplers [J].
Chen, Jingye ;
Liu, Penghao ;
Shi, Yaocheng .
OPTICS COMMUNICATIONS, 2018, 410 :483-487
[22]   A Scalable SCR Compact Model for ESD Circuit Simulation [J].
Di Sarro, James P. ;
Rosenbaum, Elyse .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) :3275-3286
[23]   Area-Efficient On-Chip Transient Detection Circuit for System-Level ESD Protection Against Transient-Induced Malfunction [J].
Chen, Wen-Chieh ;
Ker, Ming-Dou .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2019, 19 (02) :363-369
[24]   On-chip communication for neuro-glia networks [J].
Martin, George ;
Harkin, Jim ;
McDaid, Liam J. ;
Wade, John J. ;
Liu, Junxiu .
IET COMPUTERS AND DIGITAL TECHNIQUES, 2018, 12 (04) :130-138
[25]   Optimization Models for Three On-Chip Network Problems [J].
Vaish, Nilay ;
Ferris, Michael C. ;
Wood, David A. .
ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2016, 13 (03)
[26]   An Analysis of On-Chip Interconnection Networks for Large-Scale Chip Multiprocessors [J].
Sanchez, Daniel ;
Michelogiannakis, George ;
Kozyrakis, Christos .
ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2010, 7 (01)
[27]   Scalable Behavior Modeling for SCR Based ESD Protection Structures for Circuit Simulation [J].
Wang, Li ;
Ma, Rui ;
Zhang, Chen ;
Dong, Zongyu ;
Lu, Fei ;
Wang, Albert ;
Wang, Xin ;
Liu, Jian ;
Fan, Siqiang ;
Tang, He ;
Chi, Baoyong ;
Wu, Liji ;
Ren, T. L. .
2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, :2333-2336
[28]   Study on CDM ESD Robustness Among On-Chip Decoupling Capacitors in CMOS Integrated Circuits [J].
Huang, Yi-Chun ;
Ker, Ming-Dou .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 :881-890
[29]   Review of On-Chip Integrated Optical Neural Networks (Invited) [J].
Fu, Tingzhao ;
Run, Sun ;
Huang, Yuyao ;
Zhang, Jianfa ;
Yang, Sigang ;
Zhu, Zhihong ;
Chen, Hongwei .
CHINESE JOURNAL OF LASERS-ZHONGGUO JIGUANG, 2024, 51 (01)
[30]   Silica-Embedded Silicon Nanophotonic On-Chip Networks [J].
Kakoulli, Elena ;
Soteriou, Vassos ;
Koutsides, Charalambos ;
Kalli, Kyriacos .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (06) :978-991