Compact Models for Simulation of On-Chip ESD Protection Networks

被引:3
|
作者
Rosenbaum, Elyse [1 ]
Huang, Shudong [1 ]
Drallmeier, Matthew [1 ]
Zhou, Yujie [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
Charged device model (CDM); compact models; electrostatic discharge (ESD) protection; silicon-controlled rectifier (SCR); THERMAL FAILURE; BREAKDOWN; DEVICES; RECTIFIER; SUBJECT; DESIGN; TIME;
D O I
10.1109/TED.2023.3320093
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technology scaling and increased data rates make it near impossible to achieve historic levels of electrostatic discharge (ESD) robustness. This heightens the need for pre-Si verification that a design's ESD level is above a critical value, below which the yield loss and the number of field returns are expected to be high. Transient simulation plays a role in ESD design verification and requires the availability of accurate compact models of the various semiconductor devices, which lie along the discharge path. The compact models included in a foundry process design kit (PDK) are not accurate at ESD current levels. This article describes compact models that have been developed in the ESD device research community. It reviews the measurements used to characterize ESD protection devices and acquire data for model parameter extraction. It is concluded that obtaining accurate measurement data is challenging and this impedes the widescale adoption of ESD compact models.
引用
收藏
页码:151 / 166
页数:16
相关论文
共 50 条
  • [1] On-chip ESD Protection Design Methodologies by CAD Simulation
    Pan, Zijin
    Li, Xunyu
    Hao, Weiquan
    Miao, Runyu
    Wang, Albert
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2024, 29 (01)
  • [2] On-chip ESD protection for RFICS
    Rosenbaum, Elyse
    Hyvonen, Sami
    RADIO DESIGN IN NANOMETER TECHNOLOGIES, 2006, : 173 - +
  • [3] Compact modeling of on-chip ESD protection devices using Verilog-A
    IEEE, United States
    不详
    不详
    不详
    不详
    不详
    不详
    IEEE Trans Comput Aided Des Integr Circuits Syst, 2006, 6 (1047-1063):
  • [4] Compact Modeling of on-chip ESD protection devices using verilog-A
    Li, Junjun
    Joshi, Sopan
    Barnes, Ryan
    Rosenbaum, Elyse
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) : 1047 - 1063
  • [5] On-chip ESD protection for RF I/Os: Devices, circuits and models
    Rosenbaum, E
    Hyvonen, S
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1202 - 1205
  • [6] Systematic Characterization of Graphene ESD Interconnects for On-Chip ESD Protection
    Chen, Qi
    Ma, Rui
    Zhang, Wei
    Lu, Fei
    Wang, Chenkun
    Liang, Owen
    Zhang, Feilong
    Li, Cheng
    Tang, He
    Xie, Ya-Hong
    Wang, Albert
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3205 - 3212
  • [7] A new design for complete on-chip ESD protection
    Wang, AZ
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 87 - 90
  • [8] A new design methodology using simulation for on-chip ESD protection designs for integrated circuits
    Wang, AZ
    Tsay, CH
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 509 - 512
  • [9] On-Chip ESD Protection Design for HV Integrated Circuits
    Ker, Ming-Dou
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [10] Optimization of on-chip ESD protection structures for RF operations
    Liou, JJ
    Gao, XF
    Bernier, J
    Croft, G
    Wong, WS
    Vishwanathan, S
    EDMO 2002: 10TH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRON DEVICES FOR MICROWAVE AND OPTOELECTRONIC APPLICATIONS, 2002, : 36 - 43