Dimensional Effect on Analog/RF Performance of Dual Material Gate Junctionless FinFET at 7 nm Technology Node

被引:0
|
作者
Kusuma, Rambabu [1 ]
Talari, V. K. Hanumantha Rao [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Warangal 506004, India
关键词
Dual material gate; FinFET; Analog; RF; SCEs; HIGH-K DIELECTRICS; SOI MOSFETS; MODEL; DEVICES; SIMULATION; BULK;
D O I
10.1007/s42341-023-00440-0
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Fully Depleted Silicon On Insulator (FDSOI) structures are present-era technology as it has enhanced control over Short Channel Effects in the sub-nanometre regime. This paper studies the analog and radio frequency performance of junctionless FinFET with dual material gate (DMG JLFinFET) based on FDSOI for low power applications. We extracted analog and radio frequency parameters with the variation of fin height (F-H = 10 nm to 30 nm) and fin width (F-W = 46 nm). The parameters like transconductance (g(m)), transconductance generation factor, cut-off frequency (f(T)), intrinsic delay (tau), gate capacitance (C-gg), gate to source capacitance (C-gs), gate to drain capacitance (C-gd), and transconductance frequency product, gain bandwidth product are calculated. At F-H = 6 nm all the parameters are increased except time delay which was small decrement. Similarly for F-W also all the parameters are improved with increment of fin width except time delay. In contempt C-gd and C-gg are less impact on dimensional variation. From this study it reveals that, in FinFET design, designers have to consider dimensional variations in Anlog/RF parameters and FinFET is suitable candidate for nano scale low power Anlog/RF applications. In this work all these simulations are carried out by Cogenda Visual TCAD.
引用
收藏
页码:178 / 187
页数:10
相关论文
共 50 条
  • [21] DC and Analog/RF Performance Evaluation Using Dual Metal Gate Work Function Engineering of Junctionless Cylindrical Gate All Around Si Nanowire MOSFET Using NEGF Approach for Upcoming Sub 5 nm Technology Node
    Sanjay
    Kumar, Vibhor
    Vohra, Anil
    INTERNATIONAL JOURNAL OF PRECISION ENGINEERING AND MANUFACTURING, 2024, 25 (09) : 1885 - 1897
  • [22] Design of Dual-Material Gate Junctionless FinFET based on the Properties of Materials Forming Gate Electrode
    Mathew, Shara
    Bhat, K. N.
    Nithin
    Rao, Rathnamala
    IETE JOURNAL OF RESEARCH, 2024, 70 (04) : 4073 - 4082
  • [23] Nano Scale Dual Material Gate Silicon on Nothing Junctionless MOSFET for Improving Short Channel Effect and Analog Performance
    Wagaj, S. C.
    Chavan, Y. V.
    SMART TRENDS IN INFORMATION TECHNOLOGY AND COMPUTER COMMUNICATIONS, SMARTCOM 2016, 2016, 628 : 27 - 38
  • [24] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Kaur, Navneet
    Gill, Sandeep Singh
    Kaur, Prabhjot
    SILICON, 2022, 14 (16) : 10989 - 11000
  • [25] EFFECT OF CHANNEL LENGTH VARIATION ON ANALOG AND RF PERFORMANCE OF JUNCTIONLESS DOUBLE GATE VERTICAL MOSFET
    Kaharudin, K. E.
    Salehuddin, F.
    Zain, A. S. M.
    Roslan, Ameer F.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (04): : 2410 - 2430
  • [26] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Navneet Kaur
    Sandeep Singh Gill
    Prabhjot Kaur
    Silicon, 2022, 14 : 10989 - 11000
  • [27] Impact of underlap layer on DC and RF/analog performance of asymmetric junctionless dual material double gate MOSFET for low-power analog amplifier design
    Basak, Arighna
    Deyasi, Arpan
    Sarkar, Angsuman
    PHYSICA SCRIPTA, 2024, 99 (09)
  • [28] Improved analog/RF performance of double gate junctionless MOSFET using both gate material engineering and drain/source extensions
    Chebaki, E.
    Djeffal, F.
    Ferhati, H.
    Bentrcia, T.
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 92 : 80 - 91
  • [29] The Effect of a Dual Oxide - Dual Gate Material and a Sensitivity Analysis on the Performance of a Junctionless Tunnel FET
    Koppolu, Kalpana
    Samuyelu, B.
    Rao, C. B. K.
    SILICON, 2024, 16 (09) : 3905 - 3915
  • [30] Assessment of Analog/RF performances for 10 nm Tri-metal Gate FinFET
    Nikhil, G. P.
    Routray, S.
    Pradhan, K. P.
    2020 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2020), 2020,