PERA: Power-Efficient Routing Architecture for SRAM-Based FPGAs in Dark Silicon Era

被引:0
作者
Seifoori, Zeinab [1 ]
Omidi, Behzad [1 ]
Asadi, Hossein [1 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran 1458889694, Iran
关键词
Dark silicon; field-programmable gate array (FPGA); power consumption; routing architecture; DESIGN; REDUCTION; AREA;
D O I
10.1109/TVLSI.2023.3303352
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The ever-increasing rate of static power consumption in nanoscale technologies, and consequently, the breakdown of Dennard scaling acts as a power wall for further device scaling. With intensified power density, designers are forced to selectively power off portions of chip area, known as dark silicon. With significant power consumption of routing resources in the field-programmable gate array (FPGA) and their low utilization rate, power gating of unused routing resources can be used to reduce the overall device power consumption. While power gating has taken great attention, previous studies neglect major factors that affect the effectiveness of power gating, for example, routing architecture, topology, and technology. In this article, we propose a power-efficient routing architecture (PERA) for SRAM-based FPGAs, which is designed pursuant to the utilization pattern of routing resources with different topologies. PERA is applicable to different granularity from a multiplexer to a switch-matrix (SM) level. We examine the efficiency of the proposed architecture with different topologies, structures, and parameters of routing resources. We further propose a routing algorithm to reduce the scattered use of resources and hence to take advantage of opportunities of power gating in routing resources. Our experiments using a versatile place and route (VPR) toolset on the FPGA architecture similar to commercial chips over an extensive set of circuits from Microelectronics Center of North Carolina (MCNC), International Workshop on Logic Synthesis (IWLS), Verilog to routing (VTR), and Titan benchmarks indicate that PERA reduces the static power consumption by 43.3%. This improvement is obtained at the expense of 7.4% area overhead. PERA along with the optimized routing algorithm offers a total routing leakage power reduction of up to 64.9% when compared to nonpower-gating architectures and 6.9% when compared with the conventional routing algorithm across all benchmark circuits and architectures with various wire segment lengths. This is while the optimized routing algorithm degrades performance by only less than 3%.
引用
收藏
页码:2075 / 2088
页数:14
相关论文
共 63 条
[11]  
Betz V., 1999, ARCHITECTURE CAD DEE
[12]   Exploiting temporal idleness to reduce leakage power in programmable architectures [J].
Bharadwaj, Rajarshee P. ;
Konar, Rajan ;
Balsara, Poras T. ;
Bhatia, Dinesh .
ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, :651-656
[13]  
Bsoul A. A. M., 2010, Proceedings 2010 International Conference on Field-Programmable Technology (FPT 2010), P1, DOI 10.1109/FPT.2010.5681533
[14]  
Bsoul AAM, 2012, 2012 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT'12), P87, DOI 10.1109/FPT.2012.6412117
[15]  
Ce Li, 2011, 2011 International Symposium on Low Power Electronics and Design (ISLPED 2011), P223, DOI 10.1109/ISLPED.2011.5993640
[16]  
Chang Yao-Wen., 1996, ACM Trans. Design Autom. Electron. Syst., DOI DOI 10.1145/225871.225886
[17]  
Chiasson C, 2013, I C FIELD PROG LOGIC
[18]   Methodology for high level estimation of FPGA power consumption [J].
Degalahal, Vijay ;
Tuan, Tim .
ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, :657-660
[19]  
Dennard RobertH., 2007, IEEE Solid-State Circuits Society Newsletter, V12, P35, DOI DOI 10.1109/N-SSC.2007.4785541
[20]   PLACEMENT AND ROUTING TOOLS FOR THE TRIPTYCH FPGA [J].
EBELING, C ;
MCMURCHIE, L ;
HAUCK, SA ;
BURNS, S .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (04) :473-482