Interfacial trap charge and self-heating effect based reliability analysis of a Dual-Drain Vertical Tunnel FET

被引:18
作者
Das, Diganta [1 ]
Pandey, Chandan Kumar [1 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 522237, Andhra Pradesh, India
关键词
Vertical TFET (VTFET); Band-to-band tunneling (BTBT); Short Channel effects (SCE); Subthreshold swing (SS); GATE; TFET; TRANSISTORS; IMPROVEMENT; SIMULATION; IMPACTS; DESIGN;
D O I
10.1016/j.microrel.2023.115024
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This manuscript exclusively addresses the reliability concern of a double-drain vertical TFET (DD-VTFET) by analysing the influence of interface trap charges and variation in ambient temperature on various DC and analog/RF figure of merits. For detailed analysis, performance of the device is evaluated by considering different densities and polarities of trap charges existing at gate-oxide/channel interface. TCAD-based simulation results reveal that trap charges significantly alter the flat-band voltage, which further causes variation in the device performance. It is observed from the transfer characteristic curve that the leakage current is degraded from 10- 18 to 10-13A/& mu;m when a positive (donor) charge density of 1013 cm-2 is introduced at oxide/channel interface. However, cut-off frequency is found to be improved under the influence of donor traps, which is mainly attributed due to improvement in transconductance of the device. Moreover, simulation results indicate that DD-VTFET is immune to the negative (acceptor) traps in comparison with the positive traps. Furthermore, the analysis carried out for temperature affectability on the device performance suggests that, at higher ambient temperature, the off-state current degrades more in subthreshold region (at low gate bias) due to dominance of the Shockley-Read-Hall (SRH) and trap-assisted tunneling (TAT) mechanisms, which exponentially depend on the temperature. Therefore, the leakage current increases approximately by an order 7 when temperature is increased from 200 K to 400 K. Since band-to-band tunneling starts dominating over SRH and TAT in the super -threshold region (at high gate bias), the impact of temperature variation along with presence of the trap charges is found to be insignificant on the transfer characteristics.
引用
收藏
页数:9
相关论文
共 41 条
[31]   A Comparative Study on the Impacts of Interface Traps on Tunneling FET and MOSFET [J].
Qiu, Yingxin ;
Wang, Runsheng ;
Huang, Qianqian ;
Huang, Ru .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (05) :1284-1291
[32]   Drain Work Function Engineered Doping-Less Charge Plasma TFET for Ambipolar Suppression and RF Performance Improvement: A Proposal, Design, and Investigation [J].
Raad, Bhagwan Ram ;
Sharma, Dheeraj ;
Kondekar, Pravin ;
Nigam, Kaushal ;
Yadav, Dharmendra Singh .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (10) :3950-3957
[33]   Analysis on electrical parameters including temperature and interface trap charges in gate overlap Ge source step shape double gate TFET [J].
Saha, Rajesh ;
Goswami, Rupam ;
Panda, Deepak Kumar .
MICROELECTRONICS JOURNAL, 2022, 130
[34]   Lateral InAs/Si p-Type Tunnel FETs Integrated on Si-Part 2: Simulation Study of the Impact of Interface Traps [J].
Sant, Saurabh ;
Moselund, Kirsten ;
Cutaia, Davide ;
Schmid, Heinz ;
Borg, Mattias ;
Riel, Heike ;
Schenk, Andreas .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (11) :4240-4247
[35]   Performance analysis of silicon nanotube dielectric pocket Tunnel FET for reduced ambipolar conduction [J].
Singh, Avtar ;
Pandey, Chandan Kumar ;
Nanda, Umakanta .
MICROELECTRONICS JOURNAL, 2022, 126
[36]   Impact of interface trap charges on electrical performance characteristics of a source pocket engineered Ge/Si heterojunction vertical TFET with HfO2/Al2O3 laterally stacked gate oxide [J].
Tripathy, Manas Ranjan ;
Samad, A. ;
Singh, Ashish Kumar ;
Singh, Prince Kumar ;
Baral, Kamalaksha ;
Mishra, Ashwini Kumar ;
Jit, Satyabrata .
MICROELECTRONICS RELIABILITY, 2021, 119
[37]   Interfacial charge analysis and temperature sensitivity of germanium source vertical tunnel FET with delta-doped layer [J].
Vanlalawmpuia, K. ;
Bhowmick, Brinda .
MICROELECTRONICS RELIABILITY, 2022, 131
[38]   TEMPERATURE DEPENDENCE OF ENERGY GAP IN SEMICONDUCTORS [J].
VARSHNI, YP .
PHYSICA, 1967, 34 (01) :149-&
[39]   Investigations on Line-Edge Roughness (LER) and Line-Width Roughness (LWR) in Nanoscale CMOS Technology: Part II-Experimental Results and Impacts on Device Variability [J].
Wang, Runsheng ;
Jiang, Xiaobo ;
Yu, Tao ;
Fan, Jiewen ;
Chen, Jiang ;
Pan, David Z. ;
Huang, Ru .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (11) :3676-3682
[40]   Analysis of Electron Mobility in Inversion-Mode Al2O3/InxGa1-xAs MOSFETs [J].
Wang, Weike ;
Hwang, James C. M. ;
Xuan, Yi ;
Ye, Peide D. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (07) :1972-1978