Optimal Design of Two-Bit QCA Comparator Circuits

被引:0
作者
Akbari-Hasanjani, Reza [1 ]
Mianroodi, Mohammad Amin [1 ]
Sabbaghi-Nadooshan, Reza [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Cent Tehran Branch, Tehran, Iran
关键词
Two-bit comparator; QCA; Energy dissipation; Polarization; DOT CELLULAR-AUTOMATA; GATE; IMPLEMENTATION; DISSIPATION;
D O I
10.1007/s40010-023-00856-6
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
The quantum-dot cellular automata (QCA) technology is one of the technologies for CMOS replacement which work based on columbic interacts. In this study, two two-bit comparator circuits are presented based on QCA and evaluated in terms of cell count, latency, and occupied area. Moreover, this study aims to reduce the occupied area, complexity, and energy dissipation of the comparator circuits, so the two comparator circuits have different power consumption levels. The proposed two-bit comparators are more compact and perform more consistently compared to previous designs. Design parameters of the two proposed circuits are optimized by reducing the cell count and occupied area compared to previous studies. The simulation results show that the proposed designs have a completely correct performance. In the first proposed two-bit comparator, 122 cells are used on an area of 0.14 mu m2 with a latency of 2.25 clock cycles. The second proposed two-bit comparator uses 107 cells on an area of 0.17 mu m2 with a latency of 1.75 clock cycles. Moreover, the values of energy dissipation of the proposed two-bit comparators at tunneling energies of 0.5, 1, and 1.5 Ek are calculated. In the first proposed two-bit comparator, the average energy dissipation for tunneling energies of 0.5, 1, and 1.5 Ek are calculated as 161.43, 222.83 and 296.52 meV, respectively. In the second proposed two-bit comparator, the average energy dissipation for tunneling energies of 0.5, 1, and 1.5 Ek are calculated as 139.36, 192.92, and 257.06 meV, respectively.
引用
收藏
页码:27 / 36
页数:10
相关论文
共 40 条
  • [1] Aghababaei S., 2018, Signal process renew energy, V2, P15
  • [2] An optimal design of QCA based 2n:1/1:2n multiplexer/demultiplexer and its efficient digital logic realization
    Ahmad, Firdous
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2018, 56 : 64 - 75
  • [3] Ahmed SA., 2020, 2020 INT C HUM COMP, P1, DOI [10.1109/ICCCNT49239.2020.9225356, DOI 10.1109/SIU49456.2020.9302125]
  • [4] New Design of Binary to Ternary Converter
    Akbari-Hasanjani, Reza
    Sabbaghi-Nadooshan, Reza
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (04) : 2212 - 2223
  • [5] Altarawneh ZA., 2022, TELKOMNIKA TELECOMMU, V20, P141, DOI [10.12928/telkomnika.v20i1.18434, DOI 10.12928/TELKOMNIKA.V20I1.18434]
  • [6] BAHAR AN, 2017, CUMHUR SCI J, V38, P146, DOI DOI 10.17776/csj.72358
  • [7] Bahrepour Davoud, 2015, International Journal of Information and Electronics Engineering, V5, P406, DOI 10.7763/IJIEE.2015.V5.568
  • [8] Quantum dot cellular automata using a one-bit comparator for QCA gates
    Begum, A. Yasmine
    Balaji, M.
    Satyanarayana, V
    [J]. MATERIALS TODAY-PROCEEDINGS, 2022, 66 : 3539 - 3546
  • [9] Design of single layer banyan network using quantum-dot cellular automata for nanocommunication
    Das, Jadav Chandra
    De, Debashis
    [J]. OPTIK, 2018, 172 : 892 - 907
  • [10] A novel design and analysis of comparator with XNOR gate for QCA
    Deng Fengbin
    Xie Guangjun
    Zhang Yongqiang
    Peng Fei
    Lv Hongjun
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2017, 55 : 131 - 135