Wafer-to-Wafer Bonding Fabrication Process-Induced Wafer Warpage

被引:4
作者
Feng, Wei [1 ]
Shimamoto, Haruo [1 ]
Kawagoe, Tsuyoshi [2 ]
Honma, Ichirou [2 ]
Yamasaki, Masato [2 ]
Okutsu, Fumitake [2 ]
Masuda, Takatoshi [2 ]
Kikuchi, Katsuya [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Device Technol Res Inst, 3D Integrat Syst Grp, Tsukuba 3058560, Japan
[2] Ultra Memory Inc, Stacking Proc Dev Dept, Hachioji 1920083, Japan
关键词
Wafer-to-wafer (W2W) bonding; wafer warpage; multi-stack wafer bonding; finite element analysis; numerical simulation; SIMULATION;
D O I
10.1109/TSM.2023.3284007
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Wafer warpage affects the resolution of photolithography, process alignment, and wafer bonding, which leads to the degradation of the device's yield, performance, and reliability. With the development of devices, the increase of metal layers in the stack direction will worsen the warpage problem. We investigate the Wafer-to-Wafer (W2W) bonding process-induced warpage issue with experiments and a full wafer simulation. A concave wafer warpage of 70 mu m is observed for a single wafer with a 7.8 mu m thickness DRAM layer due to the shrinkage of the DRAM layer. In both experiments and simulation, we reveal that the W2W bonding process induces warpage 3 times the single wafer warpage value, as the deformation restriction of the DRAM layers by the thinned Si layer is weak. Furthermore, good agreement is observed between the simulated results and the measured data, which validates the simulation mode. We estimate the wafer warpage of the multi-stack wafer bonding with the validated model. As an example, the warpage of a 4-stack wafer is revealed to be 7 times the single wafer warpage value. This study provides useful information on wafer warpage in the W2W bonding process and reveals the severe warpage issue with increasing the stacked metal layers.
引用
收藏
页码:398 / 403
页数:6
相关论文
共 50 条
  • [21] Production scheduling of a MEMS manufacturing system with a wafer bonding process
    Tay, FEH
    Lee, LH
    Wang, LX
    JOURNAL OF MANUFACTURING SYSTEMS, 2002, 21 (04) : 287 - 301
  • [22] Assessment of FOWLP process dependent wafer warpage using parametric FE study
    Gadhiya, Ghanshyam
    Bramer, Birgit
    Rzepka, Sven
    Otto, Thomas
    2019 22ND EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE & EXHIBITION (EMPC), 2019,
  • [23] Implementation of the Homogenization Method in the Numerical Estimation of Wafer Warpage
    Belhenini, Soufyane
    El Fatmi, Imad
    Richard, Caroline
    Tougui, Abdellah
    Roqueta, Fabrice
    COATINGS, 2023, 13 (02)
  • [24] Study of wafer warpage for Fan-Out wafer level packaging: finite element modelling and experimental validation
    Salahouelhadj, A.
    Gonzalez, M.
    Vanstreels, K.
    Podpod, A.
    Phommahaxay, A.
    Rebibis, K.
    Beyne, E.
    2019 20TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2019,
  • [25] A simulation model to characterize the photolithography process of a semiconductor wafer fabrication
    Arisha, A
    Young, P
    El Baradie, M
    JOURNAL OF MATERIALS PROCESSING TECHNOLOGY, 2004, 155 : 2071 - 2079
  • [26] Analysis of Wafer Warpage in Diamond Wire Saw Slicing Sapphire Crystal
    Liu, Yihe
    Cheng, Dameng
    Li, Guanzheng
    Gao, Yufei
    APPLIED SCIENCES-BASEL, 2024, 14 (17):
  • [27] A novel mechanical diced trench structure for warpage reduction in wafer level packaging process
    Zhu, Chunsheng
    Li, Heng
    Xu, Gaowei
    Luo, Le
    MICROELECTRONICS RELIABILITY, 2015, 55 (02) : 418 - 423
  • [28] Simulation research on wafer warpage and internal stress in the First Passivation process of eSiFO package
    Yuan, Shichao
    Yu, Huiping
    Xiang, Min
    Cai, Anwen
    Yu, Daquan
    Qin, Fei
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 990 - 994
  • [29] Finite Element Model for Prediction of Back-End-of-Line Process Induced Wafer Bow for Patterned Wafer
    Singh, Prashant Kumar
    Machani, Kashi Vishwanath
    Breuer, Dirk
    Hecker, Michael
    Meier, Karsten
    Kuechenmeister, Frank
    Wieland, Marcel
    Bock, Karlheinz
    2023 24TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS, EUROSIME, 2023,
  • [30] Compression molding encapsulants for wafer-level embedded active devices Wafer warpage control by epoxy molding compounds
    Kwon, Kihyeok
    Lee, Yoonman
    Kim, Junghwa
    Chung, Joo Young
    Jung, Kyunghag
    Park, Yong-Yeop
    Lee, Donghwan
    Kim, Sang Kyun
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 319 - +