Wafer-to-Wafer Bonding Fabrication Process-Induced Wafer Warpage

被引:5
作者
Feng, Wei [1 ]
Shimamoto, Haruo [1 ]
Kawagoe, Tsuyoshi [2 ]
Honma, Ichirou [2 ]
Yamasaki, Masato [2 ]
Okutsu, Fumitake [2 ]
Masuda, Takatoshi [2 ]
Kikuchi, Katsuya [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Device Technol Res Inst, 3D Integrat Syst Grp, Tsukuba 3058560, Japan
[2] Ultra Memory Inc, Stacking Proc Dev Dept, Hachioji 1920083, Japan
关键词
Wafer-to-wafer (W2W) bonding; wafer warpage; multi-stack wafer bonding; finite element analysis; numerical simulation; SIMULATION;
D O I
10.1109/TSM.2023.3284007
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Wafer warpage affects the resolution of photolithography, process alignment, and wafer bonding, which leads to the degradation of the device's yield, performance, and reliability. With the development of devices, the increase of metal layers in the stack direction will worsen the warpage problem. We investigate the Wafer-to-Wafer (W2W) bonding process-induced warpage issue with experiments and a full wafer simulation. A concave wafer warpage of 70 mu m is observed for a single wafer with a 7.8 mu m thickness DRAM layer due to the shrinkage of the DRAM layer. In both experiments and simulation, we reveal that the W2W bonding process induces warpage 3 times the single wafer warpage value, as the deformation restriction of the DRAM layers by the thinned Si layer is weak. Furthermore, good agreement is observed between the simulated results and the measured data, which validates the simulation mode. We estimate the wafer warpage of the multi-stack wafer bonding with the validated model. As an example, the warpage of a 4-stack wafer is revealed to be 7 times the single wafer warpage value. This study provides useful information on wafer warpage in the W2W bonding process and reveals the severe warpage issue with increasing the stacked metal layers.
引用
收藏
页码:398 / 403
页数:6
相关论文
共 39 条
[1]  
AZO Materials, 2022, AL ADV PROP AL
[2]   A holistic X-ray analytical approach to support sensor design and fabrication: Strain and cracking analysis for wafer bonding processes [J].
Borzi, A. ;
Zboray, R. ;
Dolabella, S. ;
Le Neal, J. F. ;
Drljaca, P. ;
Fiorucci, G. ;
Dommann, A. ;
Neels, A. .
MATERIALS & DESIGN, 2021, 210
[3]   Comparative study of the elastic properties of silicate glass films grown by plasma enhanced chemical vapor [J].
Carlotti, G ;
Doucet, L ;
Dupeux, M .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1996, 14 (06) :3460-3464
[4]   Warpage Measurement of Thin Wafers by Reflectometry [J].
Chi Seng Ng ;
Asundi, Anand Krishna .
INTERNATIONAL CONFERENCE ON OPTICS IN PRECISION ENGINEERING AND NANOTECHNOLOGY (ICOPEN 2011), 2011, 19
[5]   Warpage simulation for the reconstituted wafer used in fan-out wafer level packaging [J].
Chiu, Tz-Cheng ;
Yeh, En-Yu .
MICROELECTRONICS RELIABILITY, 2018, 80 :14-23
[6]  
Cunningham SJ, 2011, MEMS REF SHELF, P817, DOI 10.1007/978-0-387-47318-5_11
[7]   Wafer warpage, crystal bending and interface properties of 4H-SiC epi-wafers [J].
Ellison, A ;
Radamson, H ;
Tuominen, M ;
Milita, S ;
Hallin, C ;
Henry, A ;
Kordina, O ;
Tuomi, T ;
Yakimova, R ;
Madar, R ;
Janzen, E .
DIAMOND AND RELATED MATERIALS, 1997, 6 (10) :1369-1373
[8]   Warpage Reduction and Thermal Stress Study of Dicing Process in Wafer-to-Wafer Bonding Fabrication [J].
Feng, Wei ;
Shimamoto, Haruo ;
Kawagoe, Tsuyoshi ;
Honma, Ichirou ;
Yamasaki, Masato ;
Okutsu, Fumitake ;
Masuda, Takatoshi ;
Kikuchi, Katsuya .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (11) :6265-6269
[9]   Study of wafer warpage reduction by dicing street [J].
Feng, Wei ;
Shimamoto, Haruo ;
Kawagoe, Tsuyoshi ;
Honma, Lchirou ;
Yamasaki, Masato ;
Okutsu, Fumitake ;
Masuda, Takatoshi ;
Kikuchi, Katsuya .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2022, 61 (SJ)
[10]   Stress investigation of annular-trench-isolated TSV by polarized Raman spectroscopy measurement and finite element simulation [J].
Feng, Wei ;
Watanabe, Naoya ;
Shimamoto, Haruo ;
Aoyagi, Masahiro ;
Kikuchi, Katsuya .
MICROELECTRONICS RELIABILITY, 2019, 99 :125-131