共 7 条
A Novel SiC Trench MOSFET with Self-Aligned N-Type Ion Implantation Technique
被引:2
|作者:
Wang, Baozhu
[1
,2
]
Xu, Hongyi
[1
,2
]
Ren, Na
[2
,3
]
Wang, Hengyu
[3
]
Huang, Kai
[1
]
Sheng, Kuang
[2
,3
]
机构:
[1] Zhejiang Univ, Sch Micronano Elect, Hangzhou 310027, Peoples R China
[2] ZJU Hangzhou Global Sci & Technol Innovat Ctr, Hangzhou 311200, Peoples R China
[3] Zhejiang Univ, Coll Elect Engn, Hangzhou 310027, Peoples R China
关键词:
silicon carbide (SiC);
trench MOSFET;
self-aligned;
P-epi layer;
oxide protection;
DEPENDENT DIELECTRIC-BREAKDOWN;
D O I:
10.3390/mi14122212
中图分类号:
O65 [分析化学];
学科分类号:
070302 ;
081704 ;
摘要:
We propose a novel silicon carbide (SiC) self-aligned N-type ion implanted trench MOSFET (NITMOS) device. The maximum electric field in the gate oxide could be effectively reduced to below 3 MV/cm with the introduction of the P-epi layer below the trench. The P-epi layer is partially counter-doped by a self-aligned N-type ion implantation process, resulting in a relatively low specific on-resistance (Ron,sp). The lateral spacing between the trench sidewall and N-implanted region (Wsp) plays a crucial role in determining the performance of the SiC NITMOS device, which is comprehensively studied through the numerical simulation. With the Wsp increasing, the SiC NITMOS device demonstrates a better short-circuit capability owing to the reduced saturation current. The gate-to-drain capacitance (Cgd) and gate-to-drain charge (Qgd) are also investigated. It is observed that both Cgd and Qgd decrease as the Wsp increases, owing to the enhanced screen effect. Compared to the SiC double-trench MOSFET device, the optimal SiC NITMOS device exhibits a 79% reduction in Cgd, a 38% decrease in Qgd, and a 41% reduction in Qgd x Ron,sp. A higher switching speed and a lower switching loss can be achieved using the proposed structure.
引用
收藏
页数:12
相关论文