A Novel SiC Trench MOSFET with Self-Aligned N-Type Ion Implantation Technique

被引:2
|
作者
Wang, Baozhu [1 ,2 ]
Xu, Hongyi [1 ,2 ]
Ren, Na [2 ,3 ]
Wang, Hengyu [3 ]
Huang, Kai [1 ]
Sheng, Kuang [2 ,3 ]
机构
[1] Zhejiang Univ, Sch Micronano Elect, Hangzhou 310027, Peoples R China
[2] ZJU Hangzhou Global Sci & Technol Innovat Ctr, Hangzhou 311200, Peoples R China
[3] Zhejiang Univ, Coll Elect Engn, Hangzhou 310027, Peoples R China
关键词
silicon carbide (SiC); trench MOSFET; self-aligned; P-epi layer; oxide protection; DEPENDENT DIELECTRIC-BREAKDOWN;
D O I
10.3390/mi14122212
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
We propose a novel silicon carbide (SiC) self-aligned N-type ion implanted trench MOSFET (NITMOS) device. The maximum electric field in the gate oxide could be effectively reduced to below 3 MV/cm with the introduction of the P-epi layer below the trench. The P-epi layer is partially counter-doped by a self-aligned N-type ion implantation process, resulting in a relatively low specific on-resistance (Ron,sp). The lateral spacing between the trench sidewall and N-implanted region (Wsp) plays a crucial role in determining the performance of the SiC NITMOS device, which is comprehensively studied through the numerical simulation. With the Wsp increasing, the SiC NITMOS device demonstrates a better short-circuit capability owing to the reduced saturation current. The gate-to-drain capacitance (Cgd) and gate-to-drain charge (Qgd) are also investigated. It is observed that both Cgd and Qgd decrease as the Wsp increases, owing to the enhanced screen effect. Compared to the SiC double-trench MOSFET device, the optimal SiC NITMOS device exhibits a 79% reduction in Cgd, a 38% decrease in Qgd, and a 41% reduction in Qgd x Ron,sp. A higher switching speed and a lower switching loss can be achieved using the proposed structure.
引用
收藏
页数:12
相关论文
共 7 条
  • [1] Device Design Consideration for Robust SiC VDMOSFET With Self-Aligned Channels Formed by Tilted Implantation
    Morikawa, Takahiro
    Ishigaki, Takashi
    Shima, Akio
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (08) : 3447 - 3452
  • [2] A novel SOI lateral-power MOSFET with a self-aligned drift region
    Guan, LP
    Sin, JKO
    Xiong, ZB
    Liu, HT
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (04) : 264 - 266
  • [3] Numerical Study of SiC MOSFET With Integrated n-/n-Type Poly-Si/SiC Heterojunction Freewheeling Diode
    Yu, Hengyu
    Liang, Shiwei
    Liu, Hangzhi
    Wang, Jun
    Shen, Z. John
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4571 - 4576
  • [4] A Novel Field-Plated Lateral β-Ga2O3 MOSFET Featuring Self-Aligned Vertical Gate Structure
    Gao, Meng
    Huang, Huolin
    Yin, Luqiao
    Lu, Xiuzhen
    Zhang, Jianhua
    Ren, Kailin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (08) : 4309 - 4314
  • [5] All-thin-film inorganic complementary electrochromic devices with the novel self-aligned lithium-rich ion conductor
    Wang, Min-Chuan
    Yeh, Yu-Lin
    Tsai, Ding-Guey
    Li, Yu-Chen
    Lin, Shih-Kai
    Yang, Chih-Cheng
    Chang, Ting-Chang
    SURFACES AND INTERFACES, 2021, 24
  • [6] Simplified process for high efficiency, self-aligned IBC c-Si solar cells combining ion implantation and epitaxial growth: Design and fabrication
    Ingenito, Andrea
    Isabella, Olindo
    Zeman, Miro
    SOLAR ENERGY MATERIALS AND SOLAR CELLS, 2016, 157 : 354 - 365
  • [7] CoInGaAs as a novel self-aligned metallic source/drain material for implant-less In0.53Ga0.47As n-MOSFETs
    Ivana
    Kong, Eugene Y. -J.
    Subramanian, Sujith
    Zhou, Qian
    Pan, Jisheng
    Yeo, Yee-Chia
    SOLID-STATE ELECTRONICS, 2012, 78 : 62 - 67