A 12-bit 5MS/s Synchronous SAR ADC With Comparator Using High Gain Pre-amplifier

被引:0
|
作者
Cho, Youngwon [1 ]
Jeong, Jaehun [1 ]
Burm, Jinwook [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 121742, South Korea
来源
2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC | 2023年
基金
新加坡国家研究基金会;
关键词
SAR ADC; RC Hybrid DAC; Low Power Comparator; Noise;
D O I
10.1109/ISOCC59558.2023.10396417
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a design technique to address the challenges of using a 1V analog supply to achieve low-power operation in a SAR ADC circuit. Specifically, we focus on the design of the comparator circuit, which can be difficult due to reduced decision accuracy caused by noise and other factors. To overcome this issue, we suggest maximizing the gain of the pre-amplifier in the comparator circuit, which can improve decision accuracy and overall performance of the circuit. Importantly, this approach allows for less emphasis on the bandwidth of the circuit, making it more suitable for low-power applications. Simulation studies demonstrate the effectiveness of the proposed design technique in achieving high accuracy while maintaining low power consumption. This approach provides a valuable contribution to the field of analog circuit design for low-power SAR ADC applications.
引用
收藏
页码:133 / 134
页数:2
相关论文
共 50 条
  • [41] A 6-bit 4 MS/s, VCM-based sub-radix-2 SAR ADC with inverter type comparator
    Rikan, Behnam Samadpoor
    Lee, DongSoo
    Lee, Kang-Yoon
    MICROELECTRONICS JOURNAL, 2017, 62 : 120 - 125
  • [42] A 10-bit 40 MS/s SAR ADC With a Low-Noise Low-Offset Dynamic Comparator and a High-Linearity Sampling Switch
    Wang, Yulei
    Zheng, Dandan
    Jiang, Xiubin
    Huang, Kai
    IEICE ELECTRONICS EXPRESS, 2024,
  • [43] A 12 bit 150 MS/s 1.5 mW SAR ADC with Adaptive Radix DAC in 40 nm CMOS
    Chang, Kwuang-Han
    Hsieh, Chih-Cheng
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 157 - 160
  • [44] A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
    Wu, Feitong
    Guo, Xuan
    Jia, Hanbo
    Wu, Xiuheng
    Li, Zeyu
    He, Ben
    Wu, Danyu
    Liu, Xinyu
    MICROMACHINES, 2023, 14 (07)
  • [45] A 2.52 fJ/Conversion-Step 12-bit 154MS/s with 68.78dB SNDR Full Differential SAR ADC with a Novel Capacitor Switching Scheme
    Mahdavi, Sina
    Gaznag, Tohid Torabi
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 81 - 86
  • [46] A 0.6-V 12-bit 13.2-fJ/conversion-step SAR ADC with time-domain VCDL-based comparator and metastability immunity technique
    Tong, Xingyuan
    Jin, Wei
    Zhang, Chunming
    Xin, Xin
    Dong, Siwan
    Li, Qinqin
    MICROELECTRONICS JOURNAL, 2022, 122
  • [47] A 0.6-V 4-MS/s Asynchronous SAR ADC With 2-Bit Conversion/Cycle Time-Domain Comparator
    Lee, Sang-Hun
    Lee, Won-Young
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (11) : 4648 - 4652
  • [48] A 10-bit, 50-MS/s Cyclic and SAR Combined Two-stage ADC with Gain Error Calibration
    Park, Cheonwi
    Lee, Byung-geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (06) : 585 - 593
  • [49] An Open-Source 1.44-MS/s 703-μW 12-bit Non-Binary SAR-ADC Using 448-aF Capacitors in 130-nm CMOS
    Moser, Manuel
    Fath, Patrick
    Zachl, Georg
    Pretl, Harald
    2023 AUSTROCHIP WORKSHOP ON MICROELECTRONICS, AUSTROCHIP, 2023, : 2 - 5
  • [50] An 11-bit 360-MS/s Pipelined SAR ADC With Feedback Factor Compensation Using a Dynamic Negative-C-Assisted Residue Amplifier
    Kwon, Yigi
    Won, Jongyoon
    Chae, Youngcheol
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,