A 12-bit 5MS/s Synchronous SAR ADC With Comparator Using High Gain Pre-amplifier

被引:0
|
作者
Cho, Youngwon [1 ]
Jeong, Jaehun [1 ]
Burm, Jinwook [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 121742, South Korea
来源
2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC | 2023年
基金
新加坡国家研究基金会;
关键词
SAR ADC; RC Hybrid DAC; Low Power Comparator; Noise;
D O I
10.1109/ISOCC59558.2023.10396417
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a design technique to address the challenges of using a 1V analog supply to achieve low-power operation in a SAR ADC circuit. Specifically, we focus on the design of the comparator circuit, which can be difficult due to reduced decision accuracy caused by noise and other factors. To overcome this issue, we suggest maximizing the gain of the pre-amplifier in the comparator circuit, which can improve decision accuracy and overall performance of the circuit. Importantly, this approach allows for less emphasis on the bandwidth of the circuit, making it more suitable for low-power applications. Simulation studies demonstrate the effectiveness of the proposed design technique in achieving high accuracy while maintaining low power consumption. This approach provides a valuable contribution to the field of analog circuit design for low-power SAR ADC applications.
引用
收藏
页码:133 / 134
页数:2
相关论文
共 50 条
  • [21] A 12-bit 1GS/s ADC With Background Distortion and Split-ADC-Like Gain Calibration
    Wei, Lai
    Zheng, Zihao
    Markulic, Nereo
    Lagos, Jorge
    Martens, Ewout
    Martins, Rui Paulo
    Zhu, Yan
    Craninckx, Jan
    Chan, Chi-Hang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (12) : 4679 - 4691
  • [22] A 12-bit 104-MS/s SAR ADC in 28nm CMOS for Digitally-Assisted Wireless Transmitters
    Tseng, Wei-Hsin
    Lee, Wei-Liang
    Huang, Chang-Yang
    Chiu, Pao-Cheng
    2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 61 - 64
  • [23] A Low Power 12-bit 1-kS/s SAR ADC for Biomedical Signal Processing
    Mao, Wei
    Li, Yongfu
    Heng, Chun-Huat
    Lian, Yong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (02) : 477 - 488
  • [24] A 12-bit, 100 kS/s, PVT robust SAR ADC in 65 nm CMOS process
    Ahmadlou, Mohammad
    Dundar, Gunhan
    Dogan, Hakan
    MICROELECTRONICS JOURNAL, 2024, 149
  • [25] A 12-bit 30-MS/s VCO-based SAR ADC with NOC-assisted multiple adaptive bypass windows
    Pan, Xiangxin
    Zhou, Xiong
    Chang, Sheng
    Ding, Zhaoming
    Li, Qiang
    JOURNAL OF SEMICONDUCTORS, 2020, 41 (11)
  • [26] A 510nW 12-bit 200kS/s SAR-Assisted SAR ADC Using a Re-Switching Technique
    Hu, Yao-Sheng
    Lin, Kai-Yue
    Chen, Hsin-Shu
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C238 - C239
  • [27] A 12-Bit 20-kS/s 640-nW SAR ADC With a VCDL-Based Open-Loop Time-Domain Comparator
    Zhou, Xiaochuan
    Gui, Xiaoyan
    Gusev, Marjan
    Ackovska, Nevena
    Zhang, Yanlong
    Geng, Li
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (02) : 359 - 363
  • [28] A 0.9V 12-bit 200-kS/s 1.07μW SAR ADC with Ladder-based Reconfigurable Time-Domain Comparator
    Yang, Xiaolin
    Zhou, Yin
    Zhao, Menglian
    Huang, Zhongyi
    Deng, Lin
    Wu, Xiaobo
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 105 - 108
  • [29] A 12 bit 100 MS/s SAR-Assisted Digital-Slope ADC
    Liu, Chun-Cheng
    Huang, Mu-Chen
    Tu, Yu-Hsuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) : 2941 - 2950
  • [30] A 12-Bit, 100 MS/s SAR ADC Based on a Bridge Capacitor Array with Redundancy and Non-Linearity Calibration in 28 nm CMOS
    Zheng, Yan
    Ye, Fan
    Ren, Junyan
    ELECTRONICS, 2022, 11 (05)