A 12-bit 5MS/s Synchronous SAR ADC With Comparator Using High Gain Pre-amplifier

被引:0
|
作者
Cho, Youngwon [1 ]
Jeong, Jaehun [1 ]
Burm, Jinwook [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 121742, South Korea
来源
2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC | 2023年
基金
新加坡国家研究基金会;
关键词
SAR ADC; RC Hybrid DAC; Low Power Comparator; Noise;
D O I
10.1109/ISOCC59558.2023.10396417
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a design technique to address the challenges of using a 1V analog supply to achieve low-power operation in a SAR ADC circuit. Specifically, we focus on the design of the comparator circuit, which can be difficult due to reduced decision accuracy caused by noise and other factors. To overcome this issue, we suggest maximizing the gain of the pre-amplifier in the comparator circuit, which can improve decision accuracy and overall performance of the circuit. Importantly, this approach allows for less emphasis on the bandwidth of the circuit, making it more suitable for low-power applications. Simulation studies demonstrate the effectiveness of the proposed design technique in achieving high accuracy while maintaining low power consumption. This approach provides a valuable contribution to the field of analog circuit design for low-power SAR ADC applications.
引用
收藏
页码:133 / 134
页数:2
相关论文
共 50 条
  • [1] Design of a 12-bit 0.83 MS/s SAR ADC for an IPMI SoC
    Zhou, Han
    Gui, Xiaoyan
    Gao, Peng
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 175 - 179
  • [2] A 12-Bit 10 MS/s SAR ADC With High Linearity and Energy-Efficient Switching
    Liu, Shubin
    Shen, Yi
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) : 1616 - 1627
  • [3] Design of Comparator with Offset Cancellation for 12-bit 1.6MS/s Successive Approximation ADC
    Majid, Hasmayadi Abdul
    Yusoff, Yuzman
    2015 IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2015, : 40 - 43
  • [4] A 12-bit 20-MS/s SAR ADC with Improved Internal Clock Generator and SAR Controller
    Li, Xuan
    Huang, Shuo
    Zhou, Jianjun
    Li, Xiaoyong
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [5] A 12-bit 30MS/s SAR ADC with VCO-Based Comparator and Split-and-Recombination Redundancy for Bypass Logic
    Chang, Sheng
    Zhou, Xiong
    Ding, Zhaoming
    Li, Qiang
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [6] A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration
    Zhang, Yizhen
    Cai, Jueping
    Li, Xinyu
    Zhang, Yuxin
    Su, Bowen
    MICROELECTRONICS JOURNAL, 2021, 116
  • [7] A 12-bit 10 MS/s SAR ADC using the extended C-2C capacitor array
    Xu, Hui
    Duan, Yuhao
    Cao, Chao
    Zhao, Wei
    Gan, Zebiao
    Hu, Ke
    Guo, Haijun
    MICROELECTRONICS JOURNAL, 2023, 139
  • [8] A 0.5V 12-bit SAR ADC using Adaptive Time-Domain Comparator with Noise Optimization
    Kao, Chen-Che
    Hsieh, Sung-En
    Hsieh, Chih-Cheng
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 213 - 216
  • [9] 1-kS/s 12-bit SAR ADC with Burst Conversion
    Son, Haewoon
    Yang, Wonseok
    Jung, Hoyong
    Jang, Young-Chan
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 295 - 296
  • [10] Design of a Novel 12-bit 1MS/s Charge Redistribution SAR ADC for CZT Detectors
    Liu, Wei
    Wei, Tingcun
    Guo, Panjie
    Hu, Yongcai
    PROCEEDINGS OF THE 2014 9TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2014, : 867 - 871