Comprehensive evaluation of gate-induced drain leakage in SOI stacked nanowire nMOSFETs operating in high-temperatures

被引:2
作者
de Souza, Michelly [1 ]
Cerdeira, Antonio [2 ]
Estrada, Magali [2 ]
Casse, Mikael [3 ]
Barraud, Sylvain [3 ]
Vinet, Maud [3 ]
Faynot, Olivier [3 ]
Pavanello, Marcelo A. [1 ]
机构
[1] Ctr Univ FEI, Elect Engn Dept, Sao Bernardo Do Campo, Brazil
[2] CINVESTAV IPN, Dept Elect Engn, Sect Solid State Elect, Mexico City, Mexico
[3] Univ Grenoble Alpes, CEA Leti, MINATEC Campus, Grenoble, France
基金
巴西圣保罗研究基金会;
关键词
Gate-induced drain leakage; High temperatures; Nanowire transistors; Stacked nanowires; SOI; MOSFET THRESHOLD VOLTAGE; TECHNOLOGY; MOBILITY; BEHAVIOR; DEVICES; FINFET; MODEL; GIDL;
D O I
10.1016/j.sse.2024.108865
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a comprehensive experimental analysis of the gate-induced drain leakage (GIDL) in two-level stacked nanowire SOI nMOSFETs for operating temperatures between 300 K and 580 K. Devices with different channel lengths and fin widths were measured. The results show that temperature rise increases the GIDL current for stacked nanowire transistors and its dependence on nanowire width. For a fixed gate voltage, the channel length reduction increases the GIDL current except in the presence of short-channel length. Three-dimensional TCAD simulations were performed, and the band-to-band generation was extracted for devices with different channel lengths, widths, and temperatures. The temperature rise increases valence and conduction energy levels, being more pronounced in the first, which causes the reduction of the lateral distance between the two levels, finally favoring the transversal band-to-band tunneling.
引用
收藏
页数:13
相关论文
共 44 条
[1]   Analysis of drain-to-body band-to-band tunneling in double gate MOSFET [J].
Ananthan, H ;
Bansal, A ;
Roy, K .
2005 IEEE International SOI Conference, Proceedings, 2005, :159-160
[2]  
[Anonymous], 1985, Low-Temperature Micro Probe User's Manual, P541
[3]  
Bae G, 2018, INT EL DEVICES MEET
[4]  
Barraud S, 2016, INT EL DEVICES MEET
[5]  
Barraud S, 2014, INT CONF ULTI INTEGR, P65, DOI 10.1109/ULIS.2014.6813907
[6]  
Chan T. Y., 1987, 1987 International Electron Devices Meeting, IEDM. Technical Digeset (Cat. No.87CH2515-5), P718, DOI 10.1109/IEDM.1987.191531
[7]   High-κ/metal-gate stack and its MOSFET characteristics [J].
Chau, R ;
Datta, S ;
Doczy, M ;
Doyle, B ;
Kavalieros, J ;
Metz, M .
IEEE ELECTRON DEVICE LETTERS, 2004, 25 (06) :408-410
[8]  
Colinge J, 2016, Nanowire transistors: Physics of devices and materials in one dimension, DOI [10.1017/ CBO9781107280779, DOI 10.1017/CBO9781107280779]
[9]  
Colinge J.-P., 1991, Silicon-on-Insulator Technology, P177, DOI [10.1007/978-1-4757-2121-8_7, DOI 10.1007/978-1-4757-2121-8_7]
[10]  
Coquand R., 2012, 2012 13th International Conference on Ultimate Integration on Silicon (ULIS), P37, DOI 10.1109/ULIS.2012.6193351