MULTI-CHIP COUPLING THERMAL RESISTANCE TOPOLOGICAL NETWORK MODEL AND CHIP JUNCTION TEMPERATURE PREDICTION OF SYSTEM IN PACKAGE

被引:2
作者
Wang, Wenrui [1 ,2 ]
Jia, Zijian [1 ]
Zhang, Jiaming [1 ,2 ]
Li, Hanlin [3 ]
机构
[1] Univ Sci & Technol Beijing, Sch Mech Engn, Beijing, Peoples R China
[2] Univ Sci & Technol Beijing, Key Lab Fluid & Matter Interact, Minist Educ, Beijing, Peoples R China
[3] Loughborough Univ, Sch Design & Creat Arts, Loughborough, England
基金
国家重点研发计划;
关键词
system in package; multi-chip thermal coupling; thermal resistance topological network; chip junction temperature prediction; DESIGN; ISSUES;
D O I
10.1615/HeatTransRes.2022044334
中图分类号
O414.1 [热力学];
学科分类号
摘要
Multiple heat sources and complex thermal coupling exist in a highly integrated system in package (SiP), making it difficult to predict the junction temperature inside a multi-chip SiP. Here, we develop a mathematical model to calculate the internal thermal resistance and predict the junction temperature of a multi-chip SiP. Based on the model, the heat flow path of the internal chip heat dissipation is clarified and a thermal resistance topology network is established. The concept of coupling and spreading thermal resistance is also proposed for the multi-chip thermal coupling effect and heat diffusion effect. Computational fluid dynamics (CFD) simulation is conducted for comparison with model calculation at ambient temperature of 25 & DEG;C and under natural convection heat dissipation conditions. It can be found that the results obtained by model calculation are consistent with the simulation results, the average error of the junction temperature of each chip is only 5.69 & DEG;C and the error of the highest chip junction temperature is 9.71 & DEG;C, which means the accuracy of the calculated results is acceptable and reliable. Based on the above model, the chip junction temperature under different external conditions is calculated and predicted to study the influence of factors such as ambient temperature and cooling air speed on the chip junction temperature. This work is expected to provide theoretical support for the thermal design and thermal management of chips.
引用
收藏
页码:57 / 75
页数:19
相关论文
共 34 条
[1]   Issues in validating package compact thermal models for natural convection cooled electronic systems [J].
Adams, VH ;
Blackburn, DL ;
Joshi, YK ;
Berning, DW .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART A, 1997, 20 (04) :420-431
[2]  
Anderson K.R., 2020, ASME 2019 INT MECH E
[3]   System-in-package testing: Problems and solutions [J].
Appello, Davide ;
Bernardi, Paolo ;
Grosso, Michelangelo ;
Reorda, Matteo Sonza .
IEEE DESIGN & TEST OF COMPUTERS, 2006, 23 (03) :203-211
[4]   Optimization of the thermal distribution of multi-chip LED package [J].
Ben Abdelmlek, K. ;
Araoud, Z. ;
Charrada, K. ;
Zissis, G. .
APPLIED THERMAL ENGINEERING, 2017, 126 :653-660
[5]   Thermo-mechanical reliability analysis of a RF SiP module based on LTCC substrate [J].
Chen, Cheng ;
Hou, Fengze ;
Liu, Fengman ;
She, Qian ;
Cao, Liqiang ;
Wan, Lixi .
MICROELECTRONICS RELIABILITY, 2017, 79 :38-47
[6]   Investigating the thermal runaway features of lithium-ion batteries using a thermal resistance network model [J].
Chen, Jie ;
Ren, Dongsheng ;
Hsu, Hungjen ;
Wang, Li ;
He, Xiangming ;
Zhang, Caiping ;
Feng, Xuning ;
Ouyang, Minggao .
APPLIED ENERGY, 2021, 295
[7]  
Cheng J, 2014, I C RELIABIL MAINTAI, P715, DOI 10.1109/ICRMS.2014.7107291
[8]   Analysis of the thermal properties of a heat flow chip calorimeter using CFD [J].
Choinski, Dariusz ;
Wodolazski, Artur ;
Skupin, Piotr ;
Stachanczyk, Dariusz ;
Niedzwiedz, Malgorzata .
APPLIED THERMAL ENGINEERING, 2016, 96 :508-518
[9]   Multiscale simulation of thermal contact resistance in electronic packaging [J].
Cui, Tengfei ;
Li, Qiang ;
Xuan, Yimin ;
Zhang, Ping .
INTERNATIONAL JOURNAL OF THERMAL SCIENCES, 2014, 83 :16-24
[10]   A novel thermal management scheme for 3D-IC chips with multi-cores and high power density [J].
Ding, Bin ;
Zhang, Zhi-Hao ;
Gong, Liang ;
Xu, Ming-Hai ;
Huang, Zhao-Qin .
APPLIED THERMAL ENGINEERING, 2020, 168