Tapped delay line for compact time-to-digital converter on UltraScale FPGA and its coding method

被引:1
|
作者
Zhu, Min [1 ,2 ]
Qi, Xihan [1 ]
Cui, Tang [1 ]
Gao, Qiang [3 ]
机构
[1] Harbin Inst Technol, Sch Elect Engn & Automation, Harbin 150001, Peoples R China
[2] Chongqing Res Inst HIT, Chongqing 401135, Peoples R China
[3] Harbin Inst Technol, Sch Mechatron Engn, Harbin 150001, Peoples R China
关键词
CARRY8; Tapped delay line (TDL); Time-to-digital converter (TDC); Wave union; Field programmable gate arrays (FPGA); BIN SIZE; RESOLUTION; RADAR; CHAIN;
D O I
10.1016/j.nima.2023.168639
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The time-to-digital converter (TDC) is the primary instrument for measuring time intervals. A common solution for FPGA-based TDCs is to construct a tapped delay line (TDL) for time interpolation to produce a subclock time resolution. The jitter and quantization, granularity and uniformity of the delay cells, and so on in TDL, determine the achievable TDC time resolution and linearity. To achieve higher linearity, a TDL and its encoding method for compact TDC on the UltraScale FPGA is proposed in this paper. A dual-sampling method with TDL is adopted, which improves precision and efficiency by directly encoding the state of the delay line, allowing further subdivision of the delay unit in combination with wave union. The bin width of the TDL obtained based on our method is measured here using the code density calibration method and draw the integral nonlinearity and differential nonlinearity. Based on the chain structure and encoding method proposed in this article, the TDL and encoding layout have been optimized to achieve a more compatible UltraScale FPGA and can also be further applied to multi-channel TDC.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] FPGA implementation of a high-resolution time-to-digital converter
    Aloisio, Alberto
    Branchini, Paolo
    Cicalese, Roberta
    Giordano, Raffaele
    Izzo, Vincenzo
    Loffredo, Salvatore
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
  • [42] Using a Duplex Time-to-Digital Converter for Metastability Characterization of an FPGA
    Huemer, Florian
    Polzer, Thomas
    Steininger, Andreas
    2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 141 - 146
  • [43] Development of fully FPGA-based 3D (X, Y, t) detection systems using multi-channel Tapped-Delay-Line Time-to-Digital Converter with Cross Delay-Line detectors
    Lusardi, N.
    Garzetti, F.
    Geraci, A.
    Cautero, G.
    Dri, C.
    Pittana, P.
    Sergo, R.
    Stebel, L.
    2017 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2017,
  • [44] Very High-Performance 24-Channels Time-to-Digital Converter in Xilinx 20-nm Kintex UltraScale FPGA
    Lusardi, N.
    Garzetti, F.
    Corna, N.
    De Marco, R.
    Geraci, A.
    2019 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2019,
  • [45] The role of sub-interpolation for Delay-Line Time-to-Digital Converters in FPGA devices
    Lusardi, Nicola
    Garzetti, Fabio
    Geraci, Angelo
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2019, 916 : 204 - 214
  • [46] Nonlinearity correction of the integrated time-to-digital converter with direct coding
    Pelka, R
    Kalisz, J
    Szplet, R
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (02) : 449 - 453
  • [47] A Vernier Time-to-Digital Converter With Delay Latch Chain Architecture
    Andersson, Niklas U.
    Vesterbacka, Mark
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (10) : 773 - 777
  • [48] A Boundary Scan Circuit with Time-to-Digital Converter for Delay Testing
    Yotsuyanagi, Hiroyuki
    Makimoto, Hiroyuki
    Hashizume, Masaki
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 539 - 544
  • [49] Subnanosecond time-to-digital converter implemented in a Kintex-7 FPGA
    Sano, Y.
    Horii, Y.
    Ikeno, M.
    Sasaki, O.
    Tomoto, M.
    Uchida, T.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2017, 874 : 50 - 56
  • [50] A Self-Timed Ring Based Time-to-Digital Converter on FPGA
    Zhang, Minmin
    Jiang, Jianfei
    Wang, Qin
    Huang, Jia
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 980 - 982