Tapped delay line for compact time-to-digital converter on UltraScale FPGA and its coding method

被引:1
|
作者
Zhu, Min [1 ,2 ]
Qi, Xihan [1 ]
Cui, Tang [1 ]
Gao, Qiang [3 ]
机构
[1] Harbin Inst Technol, Sch Elect Engn & Automation, Harbin 150001, Peoples R China
[2] Chongqing Res Inst HIT, Chongqing 401135, Peoples R China
[3] Harbin Inst Technol, Sch Mechatron Engn, Harbin 150001, Peoples R China
关键词
CARRY8; Tapped delay line (TDL); Time-to-digital converter (TDC); Wave union; Field programmable gate arrays (FPGA); BIN SIZE; RESOLUTION; RADAR; CHAIN;
D O I
10.1016/j.nima.2023.168639
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The time-to-digital converter (TDC) is the primary instrument for measuring time intervals. A common solution for FPGA-based TDCs is to construct a tapped delay line (TDL) for time interpolation to produce a subclock time resolution. The jitter and quantization, granularity and uniformity of the delay cells, and so on in TDL, determine the achievable TDC time resolution and linearity. To achieve higher linearity, a TDL and its encoding method for compact TDC on the UltraScale FPGA is proposed in this paper. A dual-sampling method with TDL is adopted, which improves precision and efficiency by directly encoding the state of the delay line, allowing further subdivision of the delay unit in combination with wave union. The bin width of the TDL obtained based on our method is measured here using the code density calibration method and draw the integral nonlinearity and differential nonlinearity. Based on the chain structure and encoding method proposed in this article, the TDL and encoding layout have been optimized to achieve a more compatible UltraScale FPGA and can also be further applied to multi-channel TDC.
引用
收藏
页数:11
相关论文
共 50 条
  • [31] All-digital ΔΣ time-to-digital converter with Bi-Directional gated delay line time integrator
    Park, Young Jun
    Parekh, Parth
    Yuan, Fei
    MICROELECTRONICS JOURNAL, 2018, 81 : 179 - 191
  • [32] A Model for Quantifying and Propagating Uncertainty of Precise Time Measurement System With Tapped-Delay-Line Time-to-Digital Converters
    Yu, Xin
    Ding, Yinye
    Chen, Wenhao
    Song, Rencheng
    Pan, Chengliang
    Xia, Haojie
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2025, 74
  • [33] Cascading delay line time-to-digital converter with 75 ps resolution and a reduced number of delay cells
    Xie, DK
    Zhang, QC
    Qi, GS
    Xu, DY
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2005, 76 (01):
  • [34] A 3.9 ps RMS Resolution Time-to-Digital Convertor Using Dual-sampling Method on Kintex UltraScale FPGA
    Liu, Chong
    Wang, Yonggang
    Kuang, Peng
    Li, Deng
    Cheng, Xinyi
    2016 IEEE-NPSS REAL TIME CONFERENCE (RT), 2016,
  • [35] A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line
    Dudek, P
    Szczepanski, S
    Hatfield, JV
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) : 240 - 247
  • [36] An FPGA Implementation of a Time-to-Digital Converter with a Ring Oscillator and Buffers
    Dinh Van Luan
    Nguyen Xuan Truong
    Lee, Hyuk-Jae
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 392 - 393
  • [37] High-Performance Time-to-Digital Conversion on a 16-nm Ultrascale plus FPGA
    Castelvero, Lorenzo
    Lopez Grande, Ignacio H.
    Pruneri, Valerio
    IEEE ACCESS, 2024, 12 : 149569 - 149579
  • [38] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2009 16TH IEEE-NPSS REAL TIME CONFERENCE, 2009, : 283 - +
  • [39] Time-to-Digital Converter Based on FPGA With Multiple Channel Capability
    Torres, J.
    Aguilar, A.
    Garcia-Olcina, R.
    Martinez, P. A.
    Martos, J.
    Soret, J.
    Benlloch, J. M.
    Conde, P.
    Gonzalez, A. J.
    Sanchez, F.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 107 - 114
  • [40] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 290 - +