Tapped delay line for compact time-to-digital converter on UltraScale FPGA and its coding method

被引:1
|
作者
Zhu, Min [1 ,2 ]
Qi, Xihan [1 ]
Cui, Tang [1 ]
Gao, Qiang [3 ]
机构
[1] Harbin Inst Technol, Sch Elect Engn & Automation, Harbin 150001, Peoples R China
[2] Chongqing Res Inst HIT, Chongqing 401135, Peoples R China
[3] Harbin Inst Technol, Sch Mechatron Engn, Harbin 150001, Peoples R China
关键词
CARRY8; Tapped delay line (TDL); Time-to-digital converter (TDC); Wave union; Field programmable gate arrays (FPGA); BIN SIZE; RESOLUTION; RADAR; CHAIN;
D O I
10.1016/j.nima.2023.168639
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The time-to-digital converter (TDC) is the primary instrument for measuring time intervals. A common solution for FPGA-based TDCs is to construct a tapped delay line (TDL) for time interpolation to produce a subclock time resolution. The jitter and quantization, granularity and uniformity of the delay cells, and so on in TDL, determine the achievable TDC time resolution and linearity. To achieve higher linearity, a TDL and its encoding method for compact TDC on the UltraScale FPGA is proposed in this paper. A dual-sampling method with TDL is adopted, which improves precision and efficiency by directly encoding the state of the delay line, allowing further subdivision of the delay unit in combination with wave union. The bin width of the TDL obtained based on our method is measured here using the code density calibration method and draw the integral nonlinearity and differential nonlinearity. Based on the chain structure and encoding method proposed in this article, the TDL and encoding layout have been optimized to achieve a more compatible UltraScale FPGA and can also be further applied to multi-channel TDC.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] Vernier parallel delay-line based time-to-digital converter
    Ko, Chi-Tung
    Pun, Kong-Pang
    Gothenberg, Andreas
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (01) : 151 - 153
  • [22] Time-to-digital-converter based on multiple-tapped-delay-line
    Chaberski, Dariusz
    MEASUREMENT, 2016, 89 : 87 - 96
  • [23] Time-to-Digital Converter Architecture with Residue Arithmetic and its FPGA Implementation
    Li, Congbing
    Katoh, Kentaroh
    Wang, Junshan
    Wu, Shu
    Mohyar, Shaiful Nizam
    Kobayashi, Haruo
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 104 - 105
  • [24] An FPGA-Integrated Time-to-Digital Converter Based on a Ring Oscillator for Programmable Delay Line Resolution Measurement
    Chen, Chao
    Meng, Shengwei
    Xia, Zhenghuan
    Fang, Guangyou
    Yin, Hejun
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2014, 2014 (2014)
  • [25] CMOS time-to-digital converter without delay time
    Choi, JH
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1216 - 1218
  • [26] Design and Test of a Time-to-Digital Converter ASIC Based on a Differential Delay Line
    Gao, Jie
    Yang, Dong-Xu
    Wang, Jian
    Qu, Wen-Qing
    Jiang, Wei-Jie
    Feng, Yi
    Wang, Zhi-Yue
    Zhang, Hong-Fei
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (08) : 2020 - 2025
  • [27] A Reconfigurable Time-to-Digital Converter based on Pulse Stretcher and Gated Delay Line
    Mishra, Biswajit
    Kumar, Bitu
    PROCEEDINGS OF THE 2019 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2019), 2019, : 1 - 5
  • [28] A 5 mW time-to-digital converter based on a stabilized CMOS delay line
    RaisanenRuotsalainen, E
    Rahkonen, T
    Kostamovaara, J
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 393 - 396
  • [29] A Gray Code Based Time-to-Digital Converter Architecture and its FPGA Implementation
    Li, Congbing
    Kobayashi, Haruo
    2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 178 - 180
  • [30] A Multi-Chain Merged Tapped Delay Line for High Precision Time-to-Digital Converters in FPGAs
    Wang, Yonggang
    Cao, Qiang
    Liu, Chong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (01) : 96 - 100