Design and experimental demonstration of high-voltage lateral nMOSFETs and high-temperature CMOS ICs*

被引:1
作者
Isukapati, Sundar Babu [1 ]
Zhang, Hua [2 ]
Liu, Tianshi [2 ]
Gupta, Utsav [2 ]
Ashik, Emran [3 ]
Morgan, Adam J. [1 ]
Jang, Seung Yup [1 ]
Lee, Bongmook [4 ]
Sung, Woongje [1 ]
Fayed, Ayman [2 ]
Agarwal, Anant K. [2 ]
机构
[1] SUNY Polytech Inst, Coll Nanoscale Sci & Engn, Albany, NY 13502 USA
[2] Ohio State Univ, Dept Elect & Comp Engn, Columbus, OH USA
[3] North Carolina State Univ, Dept Elect & Comp Engn, Raleigh, NC USA
[4] SUNY Polytech Inst, Utica, NY USA
关键词
CMOS; 4H-SiC; Lateral MOSFET; RESURF; SMART IC; Power IC; RESURF MOSFETS; LDMOS;
D O I
10.1016/j.mssp.2023.107921
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports the design and experimental demonstration of the HV Lateral nMOSFETs along with Low-Voltage CMOS ICs for the advancement of Power IC technology in 4H-SiC. The HV nMOSFETs discussed in this study are designed for operation within the 400-600V range exhibiting the best-in-class trade-off performance in terms of breakdown voltage - specific on-resistance (BV-Ron,sp). The process technology employed in this work was developed with an objective to monolithically integrate the LV CMOS control circuity with the HV nMOSFET. This work wraps around reporting the design and module process developments accompanied by on-wafer characterizations of the HV nMOSFETs and CMOS respectively. Several P-Well and N-Wells were designed for NMOS and PMOS to target the current and voltage requirements. Attempts have been dedicated to accomplishing lower n-type and p-type contact resistances with diverse ohmic stacks along with well-established Ni as the primary ohmic metal. Finally, to validate the potential of the demonstrated CMOS designs, digital CMOS ICs have been demonstrated and characterized under harsh thermal conditions of up to 450 degrees C.
引用
收藏
页数:9
相关论文
共 33 条
  • [21] Lateral RESURF MOSFET fabricated on 4H-SiC(000(1)over-bar) C-face
    Okamoto, M
    Suzuki, S
    Kato, M
    Yatsuo, T
    Fukuda, K
    [J]. IEEE ELECTRON DEVICE LETTERS, 2004, 25 (06) : 405 - 407
  • [22] Okamoto M, 2021, PROC INT SYMP POWER, P71, DOI 10.23919/ISPSD50666.2021.9452262
  • [23] Design of a novel triple reduced surface field LDMOS with partial linear variable doping n-type top layer
    Qiao, Ming
    Li, Chengzhou
    Liu, Yihe
    Wang, Yuru
    Li, Zhaoji
    Zhang, Bo
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2016, 93 : 242 - 247
  • [24] Review of Silicon Carbide Power Devices and Their Applications
    She, Xu
    Huang, Alex Q.
    Lucia, Oscar
    Ozpineci, Burak
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2017, 64 (10) : 8193 - 8205
  • [25] Sung W., 2022, 2022 IEEE 9 WORKSH W, P122, DOI [10.1109/WiPDA56483.2022.9955284, DOI 10.1109/WIPDA56483.2022.9955284]
  • [26] Suzuki S, 2002, MATER SCI FORUM, V433-4, P753
  • [27] 930-V 170-mΩ • cm2 lateral two-zone RESURF MOSFETs in 4H-SiC with NO annealing
    Wang, W
    Banerjee, S
    Chow, TP
    Gutmann, RJ
    [J]. IEEE ELECTRON DEVICE LETTERS, 2004, 25 (04) : 185 - 187
  • [28] RESURF n-LDMOS Transistor for Advanced Integrated Circuits in 4H-SiC
    Weisse, J.
    Matthus, C.
    Schlichting, H.
    Mitlehner, H.
    Erlbacher, T.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (08) : 3278 - 3284
  • [29] Silicon carbide high-power devices
    Weitzel, CE
    Palmour, JW
    Carter, CH
    Moore, K
    Nordquist, KJ
    Allen, S
    Thero, C
    Bhatnagar, M
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (10) : 1732 - 1741
  • [30] Woongje Sung, 2017, 2017 29th International Symposium on Power Semiconductor Devices and ICs (ISPSD). Proceedings, P375, DOI 10.23919/ISPSD.2017.7988996