An Asymmetrical 19-Level Inverter with a Reduced Number of Switches and Capacitors

被引:2
作者
Sagvand, Farzad [1 ]
Siahbalaee, Jafar [1 ]
Koochaki, Amangaldi [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Aliabad Katoul Branch, Aliabad Katoul 4941793451, Iran
关键词
multilevel inverter; asymmetrical converter; reduced device count; multi-carrier pulse width modulation; SELECTIVE HARMONIC ELIMINATION; MULTILEVEL INVERTER; MODULATION; TOPOLOGY;
D O I
10.3390/electronics12020338
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multilevel inverters are able to provide loads with voltages of high power quality using several DC sources, capacitors, switches, and diodes in their structures. However, the usage of the higher number of semiconductor devices (switches and diodes) and capacitors causes an increase in losses and costs and decreases their efficiency. Thus, lowering the number of switches and capacitors is a challenging issue in designing a multilevel inverter. In this paper, an asymmetrical multilevel inverter is proposed that produces 19-level output voltages. The circuit is composed of nine switches, six diodes, two capacitors, and two isolated DC sources. In comparison with other topologies, the most important advantage of the introduced 19-level topology is the usage of a lower number of switches and capacitors, which leads to a decrease in the number of gate drivers and the total volume of the system. During the charging process, capacitors never connect to each other in series, i.e., they are self-balancing and do not require the extra circuits. The proposed topology offers a total harmonic distortion (THD) of 7.4% in the output voltage, which is less than 8%, complying with the IEEE standards. The performance of the topology is validated under various load conditioning through an experimental setup in the laboratory.
引用
收藏
页数:17
相关论文
共 50 条
[41]   Trends and Challenges in Multi-Level Inverter with Reduced Switches [J].
Srinivasan, Ganesh Kumar ;
Rivera, Marco ;
Loganathan, Vijayaraja ;
Ravikumar, Dhanasekar ;
Mohan, Balaji .
ELECTRONICS, 2021, 10 (04) :1-23
[42]   A Generalized Symmetrical and Asymmetrical Multilevel Inverter Topology with Reduced Number of Components [J].
Duraisamy, Ragul ;
Venkatraman, Thiyagarajan .
RECENT ADVANCES IN POWER ELECTRONICS AND DRIVES, VOL 2, EPREC 2023, 2024, 1139 :123-133
[43]   A New Single Phase 21 Level Inverter Topology with Reduced Number of Switches and Sources for Renewable Energy Applications [J].
Islam, Md. Tariqul ;
Islam, Md. Shahidul ;
Bairagi, Arnob Kumar .
2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION & COMMUNICATION TECHNOLOGY (ICEEICT), 2018, :560-564
[44]   Performance of Three Phase 11-level Inverter with reduced number of switches using different PWM Techniques [J].
Nair, Rahul ;
Mahalakshmi, R. ;
Thampatty, Sindhu K. C. .
PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON TECHNOLOGICAL ADVANCEMENTS IN POWER AND ENERGY, 2015, :375-380
[45]   Deadbeat Control of a Modified Single-Phase Five-Level Photovoltaic Inverter with Reduced Number of Switches [J].
Afjeh, Mohsen Ghorbanali ;
Babaei, Mojtaba ;
Bidgoli, Mohsen Alizadeh ;
Ahmarinejad, Amir .
INTERNATIONAL JOURNAL OF PHOTOENERGY, 2020, 2020
[46]   Selective Harmonic Elimination Using Genetic Algorithm for Multilevel Inverter with Reduced Number of Power Switches [J].
Karaca, Hulusi ;
Bektas, Enes .
ENGINEERING LETTERS, 2016, 24 (02) :138-143
[47]   A New 7-Level Asymmetrical Multilevel Inverter with Reduced Number of Sources and Switching Components [J].
Kamaldeep ;
Kumar, Jagdish .
2016 7TH INDIA INTERNATIONAL CONFERENCE ON POWER ELECTRONICS (IICPE), 2016,
[48]   A 31-level Inverter With Optimal Number of Switches for Power Applications [J].
Andrade, Sandesh ;
Manjunatha, Y. R. .
2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, :221-225
[49]   Symmetric hybridised design for a novel step-up 19-level inverter [J].
Barzegarkhoo, Reza ;
Zamiri, Elyas ;
Moradzadeh, Majid ;
Shadabi, Hamed .
IET POWER ELECTRONICS, 2017, 10 (11) :1377-1391
[50]   Structure of Boost DC and Multilevel Inverter with Reduced Switches for 7 level [J].
Kumar, Kanike Vinod ;
Kumar, R. Saravana .
2019 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2019,