共 50 条
[42]
A Generalized Symmetrical and Asymmetrical Multilevel Inverter Topology with Reduced Number of Components
[J].
RECENT ADVANCES IN POWER ELECTRONICS AND DRIVES, VOL 2, EPREC 2023,
2024, 1139
:123-133
[43]
A New Single Phase 21 Level Inverter Topology with Reduced Number of Switches and Sources for Renewable Energy Applications
[J].
2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION & COMMUNICATION TECHNOLOGY (ICEEICT),
2018,
:560-564
[44]
Performance of Three Phase 11-level Inverter with reduced number of switches using different PWM Techniques
[J].
PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON TECHNOLOGICAL ADVANCEMENTS IN POWER AND ENERGY,
2015,
:375-380
[47]
A New 7-Level Asymmetrical Multilevel Inverter with Reduced Number of Sources and Switching Components
[J].
2016 7TH INDIA INTERNATIONAL CONFERENCE ON POWER ELECTRONICS (IICPE),
2016,
[48]
A 31-level Inverter With Optimal Number of Switches for Power Applications
[J].
2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT),
2016,
:221-225
[50]
Structure of Boost DC and Multilevel Inverter with Reduced Switches for 7 level
[J].
2019 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT),
2019,