An Asymmetrical 19-Level Inverter with a Reduced Number of Switches and Capacitors

被引:2
作者
Sagvand, Farzad [1 ]
Siahbalaee, Jafar [1 ]
Koochaki, Amangaldi [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Aliabad Katoul Branch, Aliabad Katoul 4941793451, Iran
关键词
multilevel inverter; asymmetrical converter; reduced device count; multi-carrier pulse width modulation; SELECTIVE HARMONIC ELIMINATION; MULTILEVEL INVERTER; MODULATION; TOPOLOGY;
D O I
10.3390/electronics12020338
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multilevel inverters are able to provide loads with voltages of high power quality using several DC sources, capacitors, switches, and diodes in their structures. However, the usage of the higher number of semiconductor devices (switches and diodes) and capacitors causes an increase in losses and costs and decreases their efficiency. Thus, lowering the number of switches and capacitors is a challenging issue in designing a multilevel inverter. In this paper, an asymmetrical multilevel inverter is proposed that produces 19-level output voltages. The circuit is composed of nine switches, six diodes, two capacitors, and two isolated DC sources. In comparison with other topologies, the most important advantage of the introduced 19-level topology is the usage of a lower number of switches and capacitors, which leads to a decrease in the number of gate drivers and the total volume of the system. During the charging process, capacitors never connect to each other in series, i.e., they are self-balancing and do not require the extra circuits. The proposed topology offers a total harmonic distortion (THD) of 7.4% in the output voltage, which is less than 8%, complying with the IEEE standards. The performance of the topology is validated under various load conditioning through an experimental setup in the laboratory.
引用
收藏
页数:17
相关论文
共 50 条
  • [31] A modified MLDCL inverter with reduced number of DC sources and switches for PV application
    Yarlagadda, Anil Kumar
    Verma, Vimlesh
    ELECTRICAL ENGINEERING, 2022, 104 (06) : 4379 - 4389
  • [32] Modular three phase asymmetrical cascaded multilevel inverter with lower number of switches
    Thakre, Kishor
    Soni, Shashikant
    Kommukuri, Vinayasagar
    Chaterjee, Aditi
    INTERNATIONAL JOURNAL OF MODELLING AND SIMULATION, 2025, 45 (01) : 237 - 244
  • [33] A New Multilevel Inverter Topology with Reduced Number of Power Switches
    Beigi, L. M. A.
    Azli, N. A.
    Khosravi, F.
    Najafi, E.
    Kaykhosravi, A.
    2012 IEEE INTERNATIONAL CONFERENCE ON POWER AND ENERGY (PECON), 2012, : 55 - 59
  • [34] Performance Investigation of Sub Multilevel Inverter with Reduced Number of Switches
    Sowjanya, Thaticharla
    Veerendranath, K.
    2018 NATIONAL POWER ENGINEERING CONFERENCE (NPEC), 2018,
  • [35] A New Hybrid Asymmetric Multilevel Inverter with Reduced Number Of Switches
    Prabaharan, N.
    Palanisamy, K.
    2016 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES), 2016,
  • [36] Asymmetrical eleven-level inverter topology with reduced power semiconductor switches, total standing voltage and cost factor
    Mustafa, Uvais
    Bin Arif, M. Saad
    Kennel, Ralph
    Abdelrahem, Mohamed
    IET POWER ELECTRONICS, 2022, 15 (05) : 395 - 411
  • [37] A new multi-level inverter with reduced number of switches based on modified H-bridge
    Annamalai T.
    Udhayakumar K.
    International Journal of Power Electronics, 2019, 10 (1-2) : 49 - 64
  • [38] A Seven-Level Switched Capacitor Inverter Using Series/Parallel Conversion with Reduced Number of Switches
    Sugiyama, Masaki
    Yamaguchi, Daiki
    Koizumi, Hirotaka
    2020 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2020, : 3949 - 3956
  • [39] An Asymmetrical Cascaded Single-phase quasi Z-Source Multilevel Inverter with Reduced Number of Switches and Lower THD
    Sharifi, Tohid
    Biglo, Ali Haji Ali
    Mirsalim, Mojtaba
    Farzamkia, Saleh
    Moghani, Javad Shokrollahi
    2020 11TH POWER ELECTRONICS, DRIVE SYSTEMS, AND TECHNOLOGIES CONFERENCE (PEDSTC), 2020,
  • [40] A Level Dependent Source Concoction Multilevel Inverter Topology with a Reduced Number of Power Switches
    Jose, S. Edwin
    Titus, S.
    JOURNAL OF POWER ELECTRONICS, 2016, 16 (04) : 1316 - 1323